Wan Sallehuddin, Wan Mohd. Amir Haris (2014) Network-on-chip fault detection and router self-test. Masters thesis, Universiti Teknologi Malaysia, Faculty of Electrical Engineering.
|
PDF
810kB |
Official URL: http://dms.library.utm.my:8080/vital/access/manage...
Abstract
Network-on-Chip (NoC) router is an entity that facilitates communication between subsystem or IP cores on an integrated circuit. Faults such as permanent fault, transient fault and random fault are commonly observed on a NoC router. They may severely impact the functionality of an NoC router if not handled appropriately. This project proposes a mechanism to identify error and perform self-testing in NOC router by enhancing the Register Transfer Level (RTL) design of CONNECT NoC Baseline Router with error detection mechanism, as well as devising a built in selftest mode for NOC router. Both proposed error detection mechanism and built in self-test mode have been successfully implemented using System Verilog. The work presented in this project shows possible enhancement to NoC router architecture to detect erroneous packets. NoC router is able to detect faults through proposed error dection tecchniques. This allows router self-test in order to sustain the functionality of a system in the presence of faults. Simulation results show that additional logics do not affect NoC router performance
Item Type: | Thesis (Masters) |
---|---|
Additional Information: | Thesis (Sarjana Kejuruteraan (Elektrik - Komputer dan Sistem Mikroelektronik)) - Universiti Teknologi Malaysia, 2014; Supervisor : Assoc. Prof. Dr. Muhammad Nadzir Marsono |
Uncontrolled Keywords: | network-on-chip (NoC), register transfer level (RTL) |
Subjects: | T Technology > TK Electrical engineering. Electronics Nuclear engineering |
Divisions: | Electrical Engineering |
ID Code: | 48917 |
Deposited By: | Fazli Masari |
Deposited On: | 15 Dec 2015 04:01 |
Last Modified: | 05 Jul 2020 08:26 |
Repository Staff Only: item control page