Abdul Halim, I. S. and Kobayashi, F. and Watanabe, M. and Mashiko, K. and Ooi, C. Y. (2017) Small Area Implementation for Optically Reconfigurable Gate Array VLSI: FFT Case. Journal of Scientific & Industrial Research, 76 (11). pp. 697-700. ISSN 0022-4456
Full text not available from this repository.
Official URL: http://nopr.niscair.res.in/handle/123456789/43037
Abstract
Optically reconfigurable gate array (ORGA) is a type of multi-context field programmable gate array (FPGA) that has achieved a nanosecond-order reconfiguration capability as well as attaining numerous reconfiguration contexts. Its high-speed dynamic reconfiguration capability is suitable for dynamically changing the function of multi-core processor. ORGA system has high dependability in a radiation rich environment and the development is progressing towards better radiation tolerance. In this paper, size minimization of the ORGA-VLSI is the main concern to maintain its high dependability; hence wire complexity needs special consideration during floor planning. A case of Fast Fourier Transform (FFT) is shown to demonstrate the effectiveness of circuit modification by implementing dynamic reconfiguration for area optimization. Results show that, compared with a normal FFT configuration, the minimum wirelength is reduced 5.5% for a 32-point FFT implementation.
Item Type: | Article |
---|---|
Uncontrolled Keywords: | optically reconfigurable gate array, field programmable gate array, fast fourier transform |
Subjects: | T Technology > T Technology (General) |
Divisions: | Malaysia-Japan International Institute of Technology |
ID Code: | 81139 |
Deposited By: | Narimah Nawil |
Deposited On: | 24 Jul 2019 03:34 |
Last Modified: | 24 Jul 2019 03:34 |
Repository Staff Only: item control page