Uttraphan, C. and Shaikh Husin, N. (2015) Hybrid routing tree with buffer insertion under obstacle constraints. In: 2013 11th IEEE Student Conference on Research and Development, SCOReD 2013, 16 December 2013 - 17 December 2013, Putrajaya, Malaysia.
Full text not available from this repository.
Official URL: http://dx.doi.org/10.1109/SCOReD.2013.7002621
Abstract
Performance optimization in very-large-scale integration (VLSI) design is the key success in today's design automation methodologies. One of the performance issues is the interconnect delay in deep sub-micron VLSI circuits. The interconnect delay becomes more dominant compared to gate delay when the size of the gates is reduced. This paper presents an algorithm to optimize the timing performance of the routing tree under obstacle constraints. It is known that simultaneous routing and buffer insertion is proven to be NP-complete while the two-step approach may produce a poor solution. Therefore, we propose a hybrid algorithm that can modify a given routing tree simultaneously with buffer insertion. This paper describes this algorithm and we present experimental results that show the proposed algorithm can improve the timing of the routing tree significantly with low execution time.
Item Type: | Conference or Workshop Item (Paper) |
---|---|
Uncontrolled Keywords: | buffer insertion, dynamic programming, interconnect optimization, VLSI routing |
Subjects: | T Technology > TK Electrical engineering. Electronics Nuclear engineering |
Divisions: | Electrical Engineering |
ID Code: | 59309 |
Deposited By: | Haliza Zainal |
Deposited On: | 18 Jan 2017 01:50 |
Last Modified: | 09 Sep 2021 04:33 |
Repository Staff Only: item control page