Eik Wee, Chew and Heng Sun, Ch'ng and Shaikh-Husin, Nasir and Hani, Mohamed Khalil (2006) Nano-scale VLSI clock routing module based on useful-skew tree algorithm. Regional Postgraduate Conference on Engineering and Science . pp. 269-273.
|
PDF
265kB |
Abstract
Clock routing is critical in nano-scale VLSI circuit design. Clock routing needs to be precise to minimize circuit delay. Clock signals are strongly affected by technology scaling, the long global interconnect lines become highly resistive as line dimensions are decreased. The control of clock skew can also severely limit the maximum performance of the entire system and create catastrophic race conditions in which an incorrect data signal may latch within a register. Thus, we propose a clock routing synthesis module that applies non-zero skew (or called useful-skew) method to reduce the system-wide minimum clock period to improve the performance of synchronous digital circuit. We implemented Useful-Skew Tree (UST) algorithm which is based on the deferred-merge embedding (DME) paradigm, as the clock layout synthesis engine. The synthesis module is integrated with the UTM in-house design graph accelerator to enhance the computation performance. The novel contribution of this work is clock skew scheduling is performed simultaneously with clock tree routing. This way, the computation result of proposed synthesis module can generate a clock signal distribution routing path with minimum wire length and, ensures the reliability of data synchronization for nano-scale VLSI design.
Item Type: | Article |
---|---|
Uncontrolled Keywords: | clock routing, synthesis module, useful skew, clock skew scheduling, useful-skew tree |
Subjects: | T Technology > TK Electrical engineering. Electronics Nuclear engineering |
Divisions: | Electrical Engineering |
ID Code: | 1687 |
Deposited By: | Dr Zaharuddin Mohamed |
Deposited On: | 13 Mar 2007 01:56 |
Last Modified: | 16 May 2011 09:43 |
Repository Staff Only: item control page