Universiti Teknologi Malaysia Institutional Repository

Comprehensive analysis of gate oxide short in junctionless fin field effect transistor

Rahman, Md. Wahidur and Alias, N. Ezaila and Hamzah, Afiq and Tan, M. L. Peng and Kamisian, Izam (2022) Comprehensive analysis of gate oxide short in junctionless fin field effect transistor. In: 2022 IEEE International Conference on Semiconductor Electronics, ICSE 2022, 15 - 17 August 2022, Virtual, Kuala Lumpur.

Full text not available from this repository.

Official URL: http://dx.doi.org/10.1109/ICSE56004.2022.9863184

Abstract

Junctionless (JL) FinFET is one of the most promising alternatives to FinFET and planar MOSFET for future performance enhancements. The complexity of the JL FinFET manufacturing process has prompted difficulties in reliable device testing. Gate oxide short (GOS) is one of the most common faults that substantially influence circuit reliability, specifically in FinFET device structure. In this work, GOS defect model is presented for both n-channel and p-channel JL FinFET and JL FinFET-based inverter by introducing the defect as a pinhole designated by small cuboid cuts of different sizes for several coordination in the dielectric and filled with gate material. The electrical characteristics of 15nm n- and p-channel JL FinFET with fin height and width of 10nm, source/drain, channel and substrate doping concentration of 1.5×1019 cm-3, and work function of 4.76eV and 4.52eV for n- and p-channel are successfully simulated by using Synopsys Sentaurus TCAD Tools where Vth, SS, and DIBL are 0.371V, 75.7mV/dec and 42.7mV for n-channel and 0.3298V, 79.1mV/dec and 48.9mV for p-channel JL FinFET respectively that is compared with post GOS defect injection. The high-to-low delay time (tHL) is 1.61ps and low-to-high delay time (tLH) is 1.74ps for the defect-free inverter that is compared to the defected one where the tHL is 16.1 % and tLH is 22.4 % smaller than defective inverter. The findings of this research potentially result in the formation of a realistic analytical GOS fault model for circuit-level modeling.

Item Type:Conference or Workshop Item (Paper)
Uncontrolled Keywords:defect, FinFET, Gate oxide short, junctionless, leakage, pinhole
Subjects:T Technology > TK Electrical engineering. Electronics Nuclear engineering
Divisions:Electrical Engineering
ID Code:98866
Deposited By: Widya Wahid
Deposited On:02 Feb 2023 09:55
Last Modified:02 Feb 2023 09:55

Repository Staff Only: item control page