Universiti Teknologi Malaysia Institutional Repository

A 2 Kbit memory array of mixed-VT GC-eDRAM implemented in 130nm standard CMOS technology

Abdo, Hussien and Alias, N. Ezaila and Hamzah, Afiq and Kamisian, Izam and Tan, M. L. Peng and Sheikh, U. Ullah (2021) A 2 Kbit memory array of mixed-VT GC-eDRAM implemented in 130nm standard CMOS technology. In: 13th IEEE Regional Symposium on Micro and Nanoelectronics, RSM 2021, 2 - 4 August 2021, Virtual, Kuala Lumpur.

Full text not available from this repository.

Official URL: http://dx.doi.org/10.1109/RSM52397.2021.9511591

Abstract

The minimization of very large-scale integrated circuits is facing a great challenge as the demands of devices with low power, and high-performance characteristics have intensely increased. Achieving a downscaled embedded memory design with a low leakage power, high stability, and minimized area became harder to achieve with SRAM based memories. A memory structure which is of great interest is the Gain-Cell eDRAM (GC-eDRAM). It has a high density, low leakage, logic compatibility, and suitable for two-port operations. This work presents a novel cell topology of mixed-VT 3T GC-eDRAM to improve the data retention times (DRT) and speed for better energy efficiency in embedded memories. Simulations work is conducted to evaluate the performance of a 2 Kbit mixed-VT 3T GC-eDRAM array layout until corner process simulation. Mentor Graphics Software is used to design and simulate each of the block diagrams in 130nm CMOS process technology. The array demonstrated successful operation at 400Mhz under a 1V supply and is almost 60-75% less in area than 6T SRAM in the same technology. The retention power showed about 80-90% lower power consumption as compared to the existing 6T and 4T ULP SRAMs (others' work).

Item Type:Conference or Workshop Item (Paper)
Uncontrolled Keywords:data retention time, GC-eDRAM, leakage power, performance, two-port operation
Subjects:T Technology > TK Electrical engineering. Electronics Nuclear engineering
Divisions:Electrical Engineering
ID Code:98151
Deposited By: Widya Wahid
Deposited On:04 Dec 2022 09:47
Last Modified:04 Dec 2022 09:47

Repository Staff Only: item control page