Universiti Teknologi Malaysia Institutional Repository

A new asymmetrical multilevel inverter topology with reduced device counts

Arif, M. Saad and Md. Ayob, Shahrine and Salam, Zainal (2017) A new asymmetrical multilevel inverter topology with reduced device counts. In: 1st IEEE International Conference on Power Electronics, Intelligent Control and Energy Systems, ICPEICES 2016, 4 - 6 July 2016, Delhi, India.

Full text not available from this repository.

Official URL: http://dx.doi.org/10.1109/ICPEICES.2016.7853507

Abstract

In this paper a new single-phase multilevel inverter topology is presented. Proposed topology is capable of producing nine-level output voltage with reduce device counts. It can be done by arranging available switches and dc sources in a fashion such that the maximum combination of addition and subtraction of the input dc sources can be achieved. Comparison between the existing topologies shows that the proposed topology yields less component counts. To verify the viability of the proposed topology, the circuit model is developed and simulated in Matlab-Simulink software. A low frequency switching strategy is also proposed in this work. The results show that the proposed topology is capable to produce a nine-level output voltage with less number of component counts and acceptable harmonic distortion content.

Item Type:Conference or Workshop Item (Paper)
Uncontrolled Keywords:Asymmetrical, H-Bridge, Level-generator, Multilevel Inverter, Polarity Changer, Total Harmonic Distortion (THD)
Subjects:T Technology > TK Electrical engineering. Electronics Nuclear engineering
Divisions:Electrical Engineering
ID Code:97058
Deposited By: Widya Wahid
Deposited On:15 Sep 2022 04:55
Last Modified:15 Sep 2022 04:55

Repository Staff Only: item control page