Universiti Teknologi Malaysia Institutional Repository

Methodology for thermal-mechanical modeling of damage and failure processes in through-silicon-vias

Afripin, M. A. A. and Yoon, C. K. and Tamin, Mohd. Nasir (2018) Methodology for thermal-mechanical modeling of damage and failure processes in through-silicon-vias. In: 12th International Microsystems, Packaging, Assembly and Circuits Technology Conference, IMPACT 2017, 25 October 2017 through 27 October 2017, Taipei Nangang Exhibition Center Taipei, Taiwan.

Full text not available from this repository.

Official URL: http://dx.doi.org/10.1109/IMPACT.2017.8255912

Abstract

The reported failure of the Cu-filled via adjacent to the SiO2 liner of a TSV interconnect under thermal-mechanical stressing calls for a thorough quantitative investigation. In this respect, this paper presents a FE-based methodology to quantify the mechanics of deformation and failure processes of the Cu-filled via. The simulation employs Johnson-Cook constitutive model and damage equation to represent the damage response of the TSV interconnect to the temperature changes (ζ1Γ=-125 °C; 5, 15 and 45 °C/min). Results show that the large shear stress and stress gradient in the Cu-filled via adjacent to the SiO2 liner is detrimental to crack initiation. A staggered TSV array with pitch length-to-via diameter of 2 is unable to accommodate any transistor without adversely affecting its performance.

Item Type:Conference or Workshop Item (Paper)
Uncontrolled Keywords:deformation and failures, Johnson-cook constitutive models, mechanical stressing, quantitative investigation
Subjects:T Technology > TJ Mechanical engineering and machinery
Divisions:Mechanical Engineering
ID Code:81882
Deposited By: Yanti Mohd Shah
Deposited On:30 Sep 2019 12:59
Last Modified:30 Sep 2019 12:59

Repository Staff Only: item control page