Universiti Teknologi Malaysia Institutional Repository

Asymmetrical nine-level inverter topology with reduce power semicondutor devices

Arif, M. S. and Ayob, S. M. and Salam, Z. (2018) Asymmetrical nine-level inverter topology with reduce power semicondutor devices. Telkomnika (Telecommunication Computing Electronics and Control), 16 (1). pp. 38-45. ISSN 1693-6930

[img]
Preview
PDF
459kB

Official URL: http://dx.doi.org/10.12928/TELKOMNIKA.v16i1.8520

Abstract

In this paper a new single-phase multilevel inverter topology is presented. Proposed topology is capable of producing nine-level output voltage with reduce device counts. It can be achieved by arranging available switches and dc sources in a fashion such that the maximum combination of addition and subtraction of the input dc sources can be obtained. To verify the viability of the proposed topology, the circuit model is developed and simulated in Matlab-Simulink software. Experimental testing results of the proposed nine-level inverter topology, developed in the laboratory, are presented. A low frequency switching strategy is employed in this work. The results show that the proposed topology is capable to produce a nine-level output voltage, capable in handling inductive load and yields acceptable harmonic distortion content.

Item Type:Article
Uncontrolled Keywords:Multilevel inverter, Polarity changer, Reduced components, Topology
Subjects:T Technology > TK Electrical engineering. Electronics Nuclear engineering
Divisions:Electrical Engineering
ID Code:79807
Deposited By: Narimah Nawil
Deposited On:28 Jan 2019 06:55
Last Modified:28 Jan 2019 06:55

Repository Staff Only: item control page