# MODELING AND ANALYSIS OF CYLINDRICAL GATE-ALL AROUND SILICON NANOWIRE FET INCLUDING BOHM QUANTUM POTENTIAL MODEL

# MUHAMMAD A'TIF BIN ABD RAZAK

A project report submitted in fulfilment of the requirements for the award the degree of Master of Engineering (Computer and Microelectronic Systems)

> Faculty of Electrical Engineering Universiti Teknologi Malaysia

> > JANUARY 2018

Specially dedicated to *Mak* and *Abah* I really miss both of you.

### ACKNOWLEDGEMENT

In the name of ALLAH, Most Gracious, Most Merciful, with his blessing, I am finally able to finish my final year project successfully. I already reached the end of my 2 years journey to obtain my master from Universiti Teknologi Malaysia. This journey will not get easier without helps and supports from some special individuals.

First, a very special thanks to my supervisor, Dr. Nurul Ezaila Binti Alias, who gave me confidence, guided me with technical knowledge, invaluable advice and continuous support throughout this project. The completion of this thesis also credited to her guide and helpful comment. Thank will not be enough comparing to her effort given but it is said with respect and appreciation.

I would also like to gratefully acknowledge the support from my fellow friends who helped me a lot during difficulty period. They encouraged me with psychological advice to keep me focus in finishing this project. They are Nurul Eryana and Nur Hasnifa.

As for my inspiration, both my parents, Abd Razak B. Abdullah and Suhaini Binti Ishak for their prayers and endless care and love that keep me strong in facing problems. Not to forget the support and understanding from my beloved brothers and sisters.

Lastly, I want to dedicate this work to my lovely wife Mila Muallipah Binti Sumarna and my 2 months daughter Irdina Aleesya Binti Muhammad A'tif. I am blessed with their support to walk through this journey.

### ABSTRACT

According to Moores's Law, the number of transistors per square inch on integrated circuits are doubled every year. Now, the transistors size has been scaled down to 15nm. The smaller the transistors size gives more space for transistors to be added in system on chip (SoC) thus will provide a lot of functionality. This can be fundamentally viewed as mechanism leads to deviation of the functional behavior from its ideal case. However, the reduction of channel length into nanometer regime would cause short channel effects (SCEs). New transistor device architecture such as gate-all-around silicon nanowire (GAASiNW) field-effect-transistor (FET) is believed to be a promising future device to solve the scaling problem especially SCEs. GAASiNW is proved to be more immune to SCEs compared to conventional FET. Due to continuous device scaling, quantum effects cannot be neglected especially with today's technology has reaching 10nm technology node. It has been pointed out by previous researchers that quantum effect such as tunneling effect has become one of the fundamental limitation to accurately describe the charge distribution in GAA SiNW. In this research project, an analytic carrier models in conducting channel for improving electrical characteristic of GAASiNW is investigated. One major focus of this study is to enhance fundamental understanding of quantum effect in an optimized GAASiNW FET device by investigating in details how these quantum effects influence device's electrical characteristics. The study of quantum effect and comparison between quantum models on GAASiNW FET are compared. The study are conducted by using 3-D TCAD tools. The analytic drift-diffusion including Bohm quantum potential (BQP) model are carried out as its device carrier transport. It is proved that the proposed GAASiNW device with BQP model as the carrier transport able to reduce the DIBL by 83% when applying a low doped at S/D region. In fact, the proposed GAASiNW FET model with BQP model shows a good electrical characteristic when the channel length is scaled to 20 and 16nm.

## ABSTRAK

Menurut Undang-undang Moores, bilangan transistor per inci persegi pada litar bersepadu meningkat dua kali ganda setiap tahun. Sekarang, saiz transistor telah dikurangkan kepada 15nm. Lebih kecil saiz transistor memberikan lebih banyak ruang bagi transistor untuk ditambah dalam sistem cip (SoC) dengan itu akan menyediakan banyak fungsinya. Ini secara asasnya dilihat sebagai mekanisma yang membawa kepada salah tingkah laku fungsi transistor dari kes idealnya. Walau bagaimanapun, pengurangan panjang saluran ke rejim nanometer akan menyebabkan kesan saluran pendek (SCEs). Senibina peranti transistor baru seperti gate di sekeliling wayar nano silikon (GAASiNW) transistor kesan medan (FET) dipercayai menjadi peranti masa depan yang mampu untuk menyelesaikan masalah skala besar terutama SCEs. GAASiNW terbukti lebih kebal terhadap SCE berbanding dengan FET konvensional. Oleh kerana skala peranti berterusan, kesan kuantum tidak boleh diabaikan terutamanya dengan teknologi hari ini mencapai teknologi 10nm. Para penyelidik terdahulu telah menunjukkan bahawa kesan kuantum seperti kesan terowong telah menjadi salah satu batasan asas untuk menerangkan dengan tepat penggantian caj di GAA SiNW. Dalam projek penyelidikan ini, model pembawa analitik akan diselidiki dalam menjalankan saluran untuk meningkatkan ciri-ciri elektrik GAASiNW. Satu tumpuan utama kajian ini adalah untuk meningkatkan pemahaman asas mengenai kesan kuantum dalam peranti GAASiNW FET yang dioptimumkan dengan menyiasat secara terperinci bagaimana kesan kuantum ini mempengaruhi ciri-ciri elektrik peranti. Kajian mengenai kesan kuantum dan perbandingan antara model kuantum pada FAS GAASiNW telah dilakukan. Kajian ini dilakukan menggunakan alat TCAD 3-D. Penyebaran aliran analitik termasuk potensi kuantum Bohm (BQP) dilakukan sebagai pengangkutan pembawa peranti. Adalah terbukti bahawa peranti GAASiNW yang dicadangkan dengan model BQP sebagai pengangkutan pembawa mampu mengurangkan DIBL sebanyak 83% apabila menggunakan doping rendah di bahagian

S / D. Malah, model GAASiNW FET yang dicadangkan dengan model BQP menunjukkan ciri-ciri elektrik yang baik walaupun panjang saluran dikecilkan menjadi 20 dan 16nm.

# **TABLE OF CONTENTS**

| CHAPTER |                   | TITLE        |                                      | PAGE  |  |
|---------|-------------------|--------------|--------------------------------------|-------|--|
|         | DEC               | LARATION     |                                      | v     |  |
|         | DEDICATION        |              |                                      | vi    |  |
|         | ACK               | NOWLEDGE     | MENT                                 | vii   |  |
|         | ABS               | TRACT        |                                      | viii  |  |
|         | ABS               | TRAK         |                                      | ix    |  |
|         | TAB               | LE OF CONTI  | ENTS                                 | xii   |  |
|         | LIST              | OF TABLES    |                                      | xiiii |  |
|         | LIST              | OF FIGURES   |                                      | xiv   |  |
|         | LIST              | OF ABBREV    | IATION                               | xvii  |  |
|         | LIST OF SYMBOLS   |              |                                      | xviii |  |
|         | LIST              | xix          |                                      |       |  |
| 1       | INTRODUCTION      |              |                                      | 1     |  |
|         | 1.1               | Project Back | ground                               | 1     |  |
|         | 1.2               | Problem Sta  | tement                               | 2     |  |
|         | 1.3               | Research Ob  | ojectives                            | 2     |  |
|         | 1.4               | Scope of Pro | vject                                | 2     |  |
|         | 1.5               | Report Orga  | nization                             | 3     |  |
|         | 1.6               | Research Me  | ethodology                           | 4     |  |
| 2       | LITERATURE REVIEW |              |                                      | 5     |  |
|         | 2.1               | Introduction |                                      | 5     |  |
|         | 2.2               | Conventiona  | I MOSFET                             | 5     |  |
|         | 2.3               | Structure of | Gate-All around Silicon Nanowire FET | 7     |  |
|         |                   | 2.3.1 C      | lindrical Nanowire Structure         | 8     |  |
|         |                   | 2.3.2 Re     | ectangular Nanowire Structure        | 11    |  |
|         | 2.4               | Short Chann  | el Effect in Silicon Nanowire FET    | 12    |  |
|         | 2.5               | Quantum Ef   | fect                                 | 15    |  |
|         |                   | 2.5.1 Q      | Quantum Capacitance                  | 16    |  |

|     |        | 2.5.2           | Quantum Threshold Voltage                            | 18       |
|-----|--------|-----------------|------------------------------------------------------|----------|
|     | 2.6    | Optim           | ization Method of Gate-All around Silicon Nanowire F | ЕТ<br>19 |
|     | 2.7    | Carrie          | Mobility of Gate-All around Silicon Nanowire FET     | 21       |
|     |        | 2.7.1           | Density Gradient Model                               | 24       |
|     |        | 2.7.2           | Bohm Quantum Potential                               | 25       |
|     | 2.8    | Chapte          | er Summary                                           | 25       |
| 3   | METH   | IODOLO          | DGY                                                  | 26       |
|     | 3.1    | Introdu         | action                                               | 26       |
|     | 3.2    | Device          | e Simulation of GAASiNW                              | 26       |
|     | 3.3    | Model           | cylindrical structure of GAASiNW FET model           | 28       |
|     | 3.4    | Device<br>Model | e Simulation of GAASiNW Including Quantum Effect     | 30       |
|     | 3.5    | Expect          | ted Electrical characteristic of GAA SiNW FET model  | 32       |
| 4   | RESU   | LT AN           | D DISCUSSION                                         | 35       |
|     | 4.1    | Introdu         | action                                               | 35       |
|     | 4.2    | I-V ch          | aracteristics and Electrical Properties of GAASiNW   | 36       |
|     |        | 4.2.1           | IdVgCharactieristic Graph                            | 36       |
|     |        | 4.2.2           | Carrier Concentration of GAASiNW                     | 40       |
|     |        | 4.2.3           | Electron Potential of GAASiNW                        | 41       |
|     |        | 4.2.4           | Electrical Properties of GAASiNW with quant          | um       |
|     | effect |                 |                                                      | 42       |
| 5   | CONC   | LUSIO           | N AND FURTHER WORK                                   | 44       |
|     | 5.1    | Conclu          | ision                                                | 44       |
|     | 5.2    | Furthe          | r Work                                               | 45       |
| REF | ERENCE |                 |                                                      | 46       |

# LIST OF TABLES

| TABLE<br>NO | TITLE                                                     | PAGE |
|-------------|-----------------------------------------------------------|------|
| 3.1         | Input specification of GAASiNW model [4]                  | 28   |
| 3.2         | Performance Parameter of GAASiNW FET model<br>[4]         | 34   |
| 4.1         | Performance Parameter of GAA SiNW FET for $Vd$<br>= 0.05V | 42   |
| 4.2         | Performance Parameter of GAASiNW FET for <i>Vd</i> = 1.0V | 43   |

# LIST OF FIGURES

| FIGURE NO | TITLE                                                                                                                 | PAGE |  |  |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| 2.1       | n-channel MOSFET Structure [6]                                                                                        | 6    |  |  |  |
| 2.2       | Device geometry of GAASiNW in 3-D [4]                                                                                 | 7    |  |  |  |
| 2.3       | Structure of Cylindrical Surrounding Gate MOSFET [12]                                                                 |      |  |  |  |
| 2.4       | Threshold voltage roll-off versus effective channel length with different silicon thickness [12]                      | 11   |  |  |  |
| 2.5       | Diagram of Rectangular Surrounding gate MOSFET [15]                                                                   | 11   |  |  |  |
| 2.6       | Variation of Quantum threshold voltage with film<br>width and height of Rectangular Surrounding Gate<br>Nanowire [12] | 12   |  |  |  |
| 2.7       | Electric Field from gate, <b>Ex</b> and Electric Field from Drain, <b>Ey</b> [18]                                     | 13   |  |  |  |
| 2.8       | Movement of electron in inversion layer [18]                                                                          | 14   |  |  |  |
| 2.9       | The phenomena of Impact Ionization [19]                                                                               | 14   |  |  |  |
| 2,10      | Quantum Confinement and Quantum Tunnelling<br>Effect [21]                                                             | 15   |  |  |  |

| 2.11 | (a) Structure of GAA SiNW (b) Cross Sectional Area<br>of GAA SiNW [22]                                                                                                                                                                                                               | 16 |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 2.12 | Conduction band edge of short-channel GAASiNW<br>FET [23                                                                                                                                                                                                                             | 16 |
| 2.13 | Normalized electron density along the diameter of the silicon section of GAASiNW with $R= 6.25$ nm and oxide thickness <b>Tox</b> = 1.5nm at room temperature. The classical distribution shown in solid line (1.5V) and Quantum distribution (0.3V,0.5V,0.6V,0.8V,1V and 1.5V) [22] | 17 |
| 2.14 | I-V characteristic by variant of doping concentration [26]                                                                                                                                                                                                                           | 20 |
| 2.15 | Different gate material used for Al and TiN [26]                                                                                                                                                                                                                                     | 20 |
| 2.16 | I-V characteristic as SiGe integrated on source or delta-layer at $VDS = 1V$ [27]                                                                                                                                                                                                    | 21 |
| 2.17 | Drain I-V characteristic for different carrier transport<br>model [4]                                                                                                                                                                                                                | 22 |
| 2.18 | Carrier density distribution for different carrier transport model [4]                                                                                                                                                                                                               | 23 |
| 3,1  | General Flow Chart                                                                                                                                                                                                                                                                   | 27 |
| 3.2  | Cylindrical Model structure specification                                                                                                                                                                                                                                            | 29 |
| 3.3  | Cylindrical geometry of GAASiNW FET                                                                                                                                                                                                                                                  | 29 |
| 3.4  | Analytic Model Flow chart                                                                                                                                                                                                                                                            | 30 |
| 3.5  | Simulation Flow                                                                                                                                                                                                                                                                      | 32 |

| 3.6 | Drain Current, <i>Id</i> vsus Gate Voltage, <i>Vg</i> [4]                                                                                                                                            | 33 |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 4.1 | Id-Vg curve of GAASiNW for low-doped without quantum effect                                                                                                                                          | 36 |
| 4.2 | Id-Vg curve of GAASiNW for high-doped without quantum effect                                                                                                                                         | 37 |
| 4.3 | Id-Vg curve of GAASiNW for low-doped with BQP model                                                                                                                                                  | 38 |
| 4.4 | Id-Vg curve of GAASiNW for high-doped with BQP model                                                                                                                                                 | 38 |
| 4.5 | Id-Vg curve of GAASiNW for low-doped with BQP model (channel length=20nm)                                                                                                                            | 39 |
| 4.6 | Id-Vg curve of GAASiNW for low-doped with BQP model (channel length=16nm)                                                                                                                            | 39 |
| 4.7 | Doping profile of carrier concentration of GAASiNW<br>for a) Low-doped without quantum model b) Low-<br>doped with BPQ model c) High-doped without<br>quantum model and d) High-doped with BPQ model | 40 |
| 4.8 | Electron Potential of GAASiNW for a) Low-doped<br>without quantum model b) Low-doped with BPQ model<br>c) High-doped without quantum model and d) High-<br>doped with BPQ model                      | 41 |

## LIST OF ABBREVIATION

| BQP     | - | Bohm Quantum Model               |
|---------|---|----------------------------------|
| DIBL    | - | Drain Induced Barrier Lowering   |
| FET     | - | Field-Effect Transistor          |
| SCE     | - | Short Channel Effect             |
| GAASiNW | - | Gate-All Around Silicon nanowire |
| SoC     | - | System on Chip                   |
| SS      | - | Subthreshold Swing               |

# LIST OF SYMBOLS

| V <sub>th</sub>  | - | Threshold Voltage    |
|------------------|---|----------------------|
| $V_g$            | - | Voltage Gate         |
| V <sub>d</sub>   | - | Voltage Drain        |
| I <sub>D</sub>   | - | Drain Current        |
| I <sub>on</sub>  | - | On-Current           |
| I <sub>off</sub> | - | Off-Current          |
| L <sub>eff</sub> | - | Channel Length       |
| t <sub>ox</sub>  | - | Oxide Thickness      |
| ε <sub>y</sub>   | - | Electric Field Drain |

# LIST OF APPENDICES

# APPENDIX TITLE PAGE

| A | Coding to design GAA SiNW FET model   | 49 |
|---|---------------------------------------|----|
| В | Coding to simulate GAA SiNW FET model | 51 |

## CHAPTER 1

## **INTRODUCTION**

### 1.1 Project Background

Previously conventional MOSFET was used in nonelectrical technologies. The conventional MOSFET structure is called planar structure. The planar structure of conventional MOSFET has been successfully implemented using single gate where the structure are having source, drain, and bulk device. The single gate structure was successfully control the on and off of the MOSFET current and being widely used in all silicon companies. However, due to scaling down the channel length of MOSFET into nanowire regime, the SCEs becomes a big challenges to conventional MOSFET.

The researches come out with an idea of moving the planar structure to a novel structure to overcome short channel effect. The novel structure will be having multiple gates used in MOSFET structure. One of the novel structure of MOSFET which successfully implemented in silicon companies is Fin-Field Effect Transistor (FinFET) transistor [1]. Intel also already implemented this kind of technology however it is being called CMOS tri-gate transistor [2]. Another novel structure transistor which shows promising capabilities in term of transistor performance is Gate-all around Silicon Nanowire FET GAASiNW.

The GAASiNW is actually silicon on insulator (SOI) devices which having gate all around the silicon and connected to source and drain [3]. The GAA SiNW FET is the latest nanowire technology which not implement yet in any silicon companies and still in the research based. From previous researches, the GAASiNW outperform FinFET performance and more immune to SCEs [4].

### **1.2 Problem Statement**

Due to continuous scaling down channel length of the transistor, short channel effects will become a major thread to the transistor. As for GAASiNW device structure, due to scaling down the structure into nanowire, the quantum effects cannot be neglected especially with today's technology has reaching 10nm technology node. It has been pointed out by previous researchers that quantum effect such as tunnelling has become one of the fundamental limitation to accurately describe the charge distribution in GAASiNW [5]. This can be fundamentally viewed as mechanism leads to deviation of the functional behaviour from its ideal case.

### **1.3** Research Objectives

The objectives of this project:

- To design GAASiNW device structure and analyze its electrical characteristics by using 3D TCAD Tools.
- To define the best quantum analytical model to be included in the GAASiNW device structure.
- 3. To analyze the performance improvement of GAASiNW including quantum effect model which is BQP model and validate with others work

## **1.4 Scope of Project**

In this project, a model of GAASiNW will be designed by using 3D TCAD Tools. The analytic model of device structure including the carrier mobility will be incorporated as a tunnelling model in the device design. The model then will be simulated by using the TCAD tools to generate the I-V curves of GAASiNW and its electrical characteristics will be extracted such as threshold voltage (Vth), on-current ( $I_{on}$ ), off-current ( $I_{off}$ ), Drain Induced Barrier Lowering (DIBL) and Subthreshold Swing (SS). The device performance will be optimized by including the quantum

analytic model, to be specific, in this device structure, BQP model as the tunnelling model. Then, the electrical characteristics will be compared and validated precisely with others' work.

### **1.5** Report Organization

The scope of the project includes the analytic models literature reviews and simulation process of GAA SiNW FET. The thesis which represent the full report of the project which will explain in detail all of the work conducted. The thesis is divided into five chapters.

Chapter 1 provides the general overview and project background, the project objectives, the scope of work, problem statement, expected results and methodology flow.

Chapter 2 explains the literature review of the project and its comparison from other researches project. The several types of GAA SiNW FET structure will be introduced. The chapter also provides reason for the carrier mobility analytic model selections to be implemented in this project.

Chapter 3 presents the methodology related to the project. It includes quantum analytic models to be used in simulating the GAA SiNW FET, steps to implement the analytic models in the design using TCAD tools. The 3D designed of GAA SiNW FET and its explanation are also provided in this chapter.

All the simulation results obtained from developed model will be further discussed in Chapter 4 of the thesis. The analysis and discussion of the obtained results are also presented in this chapter.

Chapter 5, the last chapter of the thesis, presents the conclusions of the project and the recommendations for future work.

## 1.6 Research Methodology

In order to realize this project, it is important to organize the methodology parts. These are the general methodology to ensure the proper flow of this project:

- I. Literature review on structure, quantum effect and carrier mobility analytic model of GAA SiNW FET
- II. Develop GAA SiNW FET structure using TCAD Tools
- III. 3D Device Simulation using TCAD Tools
- IV. Record the electrical characteristic of GAA SiNW FET model designed
- V. Optimize the result by including quantum analytic model in the design
- VI. Validate the result by comparing what have been done in literature review paper
- VII. Thesis write up

#### REFERENCE

- "AMD Newsroom". Amd.com. 2002-09-10. Archived from the original on 2010-05-13. Retrieved 2015-07-07
- "Intel Silicon Technology Innovations". Intel.com. Archived from the original on September 3, 2011. Retrieved 2014-03-10.
- Joshua Ho, (2014, October 9) "An Introduction of Semiconductor Physics, technology and Industry" From the AnandTech website: http://www.anandtech.com/show/8223/an-introduction-to-semiconductorphysics-technology-and-industry/7
- X. Chen and C. M. Tan, Microelectronics Reliability, Vol. 54, Issues 6-7, pp. 1103-1108, 2014.
- A. Heigl and G. Wachutka, "Simulation of silicon nanowire tunneling fieldeffect transistors including quantum effects," 2007 International Semiconductor Device Research Symposium, College Park, MD, 2007, pp. 1-2.
- Technische Universität Grazhttps (2010) "Physics of Semiconductor Devices" Retrieved by wikipedia website ://en.wikipedia.org/wiki/Self-aligned\_gate
- H. S. Philip Wong, "Beyond the Conventional MOSFET," 31st European Solid-State Device Research Conference, 2001, pp. 69-72.
- 8. H. Farkhani et al., 27th IEEE International System-on-Chip Conference (SOCC), pp. 449-454, 2014.
- Suk SD et al. High-performance twin silicon nanowire MOSFET (TSNWFET) on bulk Si wafer. IEE Trans Nanotechnol 2008;7(2):18-4
- Jiang Y et al. Performance breakthrough 8nm gate length gate-all-around nanowire transistors using metallic nanowire contacts In: Sympossium on VLSI technology digest of technical paper; 2008. P. 34-5
- G. Liang, "Structure Effects in the gate-all-around Silicon Nanowire MOSFETs," 2007 IEEE Conference on Electron Devices and Solid-State Circuits, Tainan, 2007, pp. 129-132

- MK Pandian, and NB Balamurugan, "Analytical Threshold Voltage Modeling of Surrounding Gate Silicon Nanowire Transistors with Different Geometries", Journal of Electrical Engineering and Technology, vol. 6, no. 6, Nov 2014.
- Chiang Te-Kuang "A New Quasi-2-D Threshold Voltage Model for Short-Channel Junctionless Cylindrical Surrounding Gate (JLCSG) MOSFETs" IEEE Transactions on Electron Devices 2012 v59n11 3127-3129
- 14. Chiang Te-Kuang "A New Quasi-2-D Threshold Voltage Model for Short-Channel Junctionless Double Gate MOSFETs" IEEE Transactions on Electron Devices 2012 v59n9 2284-2289
- 15. Rakesh Kumar P.;Mahapthra S. "Quantum threshold voltage modeling of short channel quad gate silicon nanowire transistor" IEEE Transactions on Nanotechnology 2011 v10n1
- X. Yang et al., "Analysis of short channel effects for 14nm and beyond Si-bulk FinFET," 2016 China Semiconductor Technology International Conference (CSTIC), Shanghai, 2016, pp. 1-3.
- Gupta KM, Gupta N (2016) Advanced semiconducting materials and devices. Springer International Publishing.
- J. M. Iglesias, M. J. Martín, E. Pascual and R. Rengel, "Impact of self-heating and hot phonons on the drift velocity in graphene," 2017 Spanish Conference on Electron Devices (CDE), Barcelona, 2017, pp. 1-4.
- B. G. Vasallo et al., "Monte Carlo analysis of III–V PIN diodes for tunnel-FETs and Impact Ionization-MOSFETs," 2017 Spanish Conference on Electron Devices (CDE), Barcelona, 2017, pp. 1-4.
- 20. Mohammad N. S. Understanding quantum confinement in nanowires: basics, applications and possible laws. J. Phys.: Condens. Matter 26, 423202 (2014).
- 21. K. S. Yi, K. Trivedi, H. C. Floresca, H. Yuk, W. Hu, and M. J. Kim, "Roomtemperature quantum confinement effects in transport properties of ultrathin Si nanowire field-effect transistors," Nano Letters, vol. 11, no. 12, pp. 5465-70, 2011
- 22. J. B. Roldan, A. Godoy, F. Gamiz and M. Balaguer, "Modeling the Centroid and the Inversion Charge in Cylindrical Surrounding Gate MOSFETs, Including Quantum Effects," in IEEE Transactions on Electron Devices, vol. 55, no. 1, pp. 411-416, Jan. 2008

- 23. Y. S. Wu and P. Su, "Analytical Quantum-Confinement Model for Short-Channel Gate-All-Around MOSFETs Under Subthreshold Region," in IEEE Transactions on Electron Devices, vol. 56, no. 11, pp. 2720-2725, Nov. 2009.
- 24. G. Tsutsui, M. Saitoh, T. Naguno, and T. Hiramoto, "Impact of SOI thickness fluctuation on threshold voltage variation in ultra-thin body SOI MOSFETs," IEEE Trans. Nanotechnol., vol. 4, no. 3, pp. 369–373, May 2005.
- 25. K. Uchida, J. Koga, R. Ohba, T. Numata, and S. Takagi, "Experimental evidences of quantum-mechanical effects on low-field mobility, gate-channel capacitance, and threshold voltage of ultrathin body SOI MOSFETs," in IEDM Tech. Dig., 2001, pp. 29.4.1–29.4.4.
- 26. A. Heigl and G. Wachutka, "Study on the optimized design of nanowire tunneling transistors including quantum effects," 2008 International Conference on Simulation of Semiconductor Processes and Devices, Hakone, 2008, pp. 225-228.
- A. Schenk, Advanced Physical models for silicon device simulation, Springer-Verlag, Wien, 1998.
- Nayfeh OM, Anoniadis DA. Calibrated hydrodynamic simulation of deeplyscaled well-tempered nanowire field effect transistor. Simul Semiconduct Process Dev 2007; 12:305-9
- 29. Matsuzawa K et al. Device simulation of surface quantization effect on MOASFET's with simplified density-gradient method. Solid State Electron 2002; 46:747-51
- Palestru P et al. An improved semi-classical Monte-Carlo approach for nonoscale MOSFET simulation. Solid-State Electron 2005; 49(5): 727-32
- Zhou, J.R. and Ferry, D.K., "Simulation of Ultra-small GaAs MESFET Using Quantum Moment Equations - II:Volocity Overshoot", IEEE Trans. Electron Devices, Vol.39, Aug. 1992, pp 1793-1796.
- 32. G. Iannaccone, G. Curatola, G. Fiori, "Effective Bohm Quantum Potential for devicesimulation based on drift-diffusion and energy transport", SISPAD 2004
- 33. Patnaik, V.S., Gheedia, A., Kumar, M.J.: 3D Simulation of nanowire FETs using quantum models. http://web.iitd.ac.in/~mamidala/HTMLobj-1227/jul\_aug\_sep08 (2018)