HARDWARE FIREWALL

## ABDULLAH ABDULHAMEED GUMAAN

A report submitted in partial fulfillment of the requirements for the award of the degree of Bachelor of Engineering (Electrical-Microelectronics)

> Faculty of Electrical Engineering Universiti Teknologi Malaysia

> > JULY 2012

"Specially dedicate to my beloved family, lectures and friends for their support and encouragement throughout my education."

### ACKNOWLEDGEMENT

In the name of Almighty Allah, the most Gracious, the most Merciful, for giving me the determination and will to complete my final year project.

My deepest gratitude goes to my supervisor Dr Nadzir Bin Marsono for his valuable and close supervision, guidance, comments, resources, encouragement, motivation, inspirations and friendship rendered throughout the study. I am also very grateful to Alireza Monemi and Ismahani binti Ismail for their help, valuable advice, guidance and motivation. Without their continued support and interest, this report would not have been the same as presented here.

My heartiest and utmost gratitude goes to my dear father, mother, uncle and all my family for their patience, sacrifices, understanding, constant concern, moral support and prayers during the course of my study.

> Abdullah Abdulhameed Gumaan Skudai, Johor - Malaysia

#### ABSTRACT

Internet became an essential element in human life. Huge amount of data and information is transferred through the internet worldwide every second. In addition the internet bandwidth is increasing rapidly. At the same time the risk exposed to the computing equipment, data storage and the users also increasing. Firewall is a protection tool that allows a single machine or a network to connect to the Internet or to another network while providing a degree of security. Firewall systems developed based on signatures, the quality and the way these signatures generated has a huge Influence on the entire system. Older generator still produce high amount of fault signatures (true negative). Therefore, we are proposing new firewall system based on signatures matching. The signatures have high level of accuracy and automatically generated from honeypot malicious traffic. Since the hardware is the best solution to enable full matching under high speed connection, NetFPGA reference design is used to build this system. The result shows that the signatures generated are sensitive and accurate. Furthermore functional simulations prove that the NetFPGA switch reference design is suitable to realize the string matching architecture for enhanced firewall implementation.

#### ABSTRAK

Internet adalah elemen yang penting dalam kehidupan manusia, data dan maklumat yang jumlah besar dipindahkan melalui saluran internet di seluruh dunia setiap saat dalam setiap hari. Di samping itu, kegunaan internet seperti jalur lebar telah bertambah dengan cepat. Pada masa yang sama, risiko terdedah kepada sumber komputer, storan data dan reputasi pengguna juga meningkat. Firewall adalah suatu alat perlindungan yang membolehkan mesin tunggal atau sesuatu rangkaian yang digunnakan untuk menyambungkan Internet atau rangkaian lain dan pada masa yang sama it menyediakan suatu tahap keselamatan. Sistem firewall dibangunkan berdasarkan padanan tandatangan. Kualiti dan cara tandatangan yang dijana mempunyai pengaruh yang amat besar ke atas seluruh sistem. Penjana pada masa lepas masih menghasilkan jumlah kesalahan tandatangan (benar negatif) yang tinggi. Oleh itu, kami mencadangkan sistem firewall yang baru berdasarkan padanan tandatangan. Tandatangan mempunyai tahap ketepatan yang lebih tinggi dan dijanakan secara automatik daripada trafik honeypot yang tercemar. Oleh kerana perkakasan adalah penyelesaian yang terbaik bagi membolehkan pemadanan penuh di bawah sambungan kelajuan tinggi, platform NetFPGA digunakan sebagai prototaip dalam sistem ini. Hasilnya menunjukkan bahawa tandatangan yang dijanakan adalah sensitif dan tepat. Tambahan pula, suatu fungsi simulasi telah membuktikan bahawa rujukan suis NetFPGA adalah sesuai untuk membina padanan rentetan. Secara amnya objektif kajian ini diarkibkan dan sistem telah dibina dengan berjaya.

# **TABLE OF CONTENTS**

| CHAPTER | TITLE        |                | PAGE                                |      |
|---------|--------------|----------------|-------------------------------------|------|
|         | DECI         | LARATIO        | N                                   | ii   |
|         | DEDI         | CATION         |                                     | iii  |
|         | ACK          | NOWLED         | GEMENT                              | iv   |
|         | ABST         | RACT           |                                     | v    |
|         | ABST         | RAK            |                                     | vi   |
|         | TABI         | LE OF CO       | NTENTS                              | vii  |
|         | LIST         | OF TABL        | ES                                  | х    |
|         | LIST         | <b>OF FIGU</b> | RES                                 | xi   |
|         | LIST         | OF ALGO        | DRITHMS                             | xiii |
|         | LIST         | OF ABBR        | REVIATIONS                          | xiv  |
|         | LIST         | OF APPE        | NDICES                              | XV   |
| 1       | INTRODUCTION |                | 1                                   |      |
|         | 1.1          | Backgr         | round                               | 1    |
|         | 1.2          | Proble         | n statement                         | 1    |
|         | 1.3          | Project        | objective                           | 2    |
|         | 1.4          | Project        | scope                               | 2    |
|         | 1.5          | Report         | Outline                             | 3    |
| 2       | LITE         | RATURE         | REVIEWS                             | 4    |
|         | 2.1          | Honey          | pots                                | 4    |
|         |              | 2.1.1          | Type of honeypots                   | 4    |
|         |              | 2.1.2          | Honeypot tools                      | 5    |
|         | 2.2          | Autogr         | aph                                 | 5    |
|         |              | 2.2.1          | Quality of signatures               | 6    |
|         |              | 2.2.2          | Autograph system design             | 6    |
|         | 2.3          | Multi-1        | natching (String Matching)          | 7    |
|         |              | 2.3.1          | String matching in Network security | 8    |
|         | 2.4          | NetFP(         | GA platform                         | 8    |

|   |      | <b>2.4</b> .1  | Major Components                    | 8          |
|---|------|----------------|-------------------------------------|------------|
|   |      | 2.4.2          | Reference Design Hardware Structure | 9          |
|   | 2.5  | Previou        | s work and related topics           | 1 <b>0</b> |
|   |      | 2.5.1          | Signatures generators               | 1 <b>0</b> |
|   |      | 2.5.2          | Hardware firewalls                  | 11         |
|   | 2.6  | Motiva         | tion for extend work                | 12         |
| 3 | HARI | <b>DWARE F</b> | IREWALL                             | 14         |
|   | 3.1  | Archite        | cture design and workflow           | 14         |
|   | 3.2  | Softwa         | re                                  | 15         |
|   |      | 3.2.1          | Dionaea honeypot                    | 15         |
|   |      | 3.2.2          | Autograph approach                  | 1 <b>6</b> |
|   |      |                | 3.2.2.1 8-gram extraction           | 18         |
|   |      |                | 3.2.2.2 Rabin fingerprint           | 18         |
|   | 3.3  | Softwa         | re hardware interface               | 1 <b>9</b> |
|   | 3.4  | Hardwa         | are                                 | 20         |
|   |      | 3.4.1          | String matching                     | 20         |
|   |      | 3.4.2          | NetFPGA switch reference design     | 22         |
|   |      |                | 3.4.2.1 Output Port Lookup          | 24         |
|   |      |                | 3.4.2.2 Small FIFO                  | 25         |
|   |      |                | 3.4.2.3 Header parser               | 26         |
|   |      |                | 3.4.2.4 add_block_regs              | 26         |
|   | 3.5  | Chapte         | r summary                           | 26         |
| 4 | RESU | IT AND I       | DISCUSSION                          | 27         |
|   | 4.1  | Honey          | pot samples                         | 27         |
|   | 4.2  | Process        | s of the Autograph and the results  | 27         |
|   | 4.3  | String         | natchings                           | 30         |
|   |      | 4.3.1          | RTL design                          | 30         |
|   |      | 4.3.2          | Waveforms                           | 32         |
|   | 4.4  | NeFPG          | A reference design                  | 34         |
|   |      | <b>4.4.</b> 1  | The RTL design                      | 34         |
|   |      | 4.4.2          | The waveforms                       | 34         |
|   | 4.5  | Chapte         | r summary                           | 36         |
| 5 | CON  | CLUSION        |                                     | 37         |
|   | 5.1  | Signific       |                                     | 37         |
|   | 5.2  | Future         | works                               | 37         |

| REFERENCES       | 38      |
|------------------|---------|
| Appendices A – D | 40 – 62 |

# LIST OF TABLES

| TABLE NO. | TITLE                                       | PAGE |
|-----------|---------------------------------------------|------|
| 2.1       | Level of interaction (comparison)[1]        | 4    |
| 2.2       | Signatures quality (sensitive, specific)[2] | 6    |
| 2.3       | Signatures quality (detected, malicious)    | 6    |

## LIST OF FIGURES

| FIGURE NO. |
|------------|
|------------|

| TITLE |  |
|-------|--|
|-------|--|

## PAGE

| 2.1         | Level of interaction                                 | 5          |
|-------------|------------------------------------------------------|------------|
| 2.1         | Autograph system [2]                                 | 7          |
| 2.2         | NetFPGA block diagram                                | ,<br>9     |
| 2.4         | NetFPGA Module pipeline                              | 10         |
| 3.1         | Flow chart of project methodology                    | 14         |
| 3.2         | Overall systems                                      | 15         |
| 3.3         | Payload flow received from the honeypot [2]          | 16         |
| 3.4         | Payload flow divided into small blocks [2]           | 16         |
| 3.5         | Character occurrences in snort rules.                | 17         |
| 3.6         | N-gram                                               | 18         |
| 3.7         | Autograph (The new look)                             | 1 <b>9</b> |
| 3.8         | PCI module                                           | 20         |
| 3.9         | САМ                                                  | 20         |
| <b>3.10</b> | Implementation of comparator matches "ABCD"          | 21         |
| 3.11        | NetFPGA Verilog Hierarchy                            | 23         |
| 3.12        | locations of Multi-matching modules                  | 23         |
| 3.13        | output_port_lookup                                   | 24         |
| 3.14        | Small first in first out memory                      | 25         |
| 4.1         | Wireshark Exported file                              | 28         |
| 4.2         | Result of COPP mechanism using 66 as breakmark       | 28         |
| 4.3         | Output fingerprint key for "2614172794d6f766" string | 29         |
| 4.4         | generated from Autograph                             | 29         |
| 4.5         | Top-level design of string matching module           | 30         |
| 4.6         | RTL design for single comparator needed to match one |            |
|             | signature                                            | 31         |
| 4.7         | Waveforms show the full match                        | 32         |
| 4.8         | Waveforms show the partial match                     | 32         |
| 4.9         | Waveforms show the location of the match             | 33         |
| 4.10        | RTL design of add_block.v                            | 34         |
| 4.11        | Registers waveforms                                  | 35         |

| 4.12 | data in and data out waveforms                            | 35 |
|------|-----------------------------------------------------------|----|
| A.1  | Samples captured by dionaea honeypot                      | 40 |
| A.2  | Information of other attacks (like ping, and DOS attacks) | 40 |

# LIST OF ALGORITHMS

| ALGO. NO. | TITLE                          | PAGE |
|-----------|--------------------------------|------|
| 1         | Parallel comparators algorithm | 22   |

# LIST OF ABBREVIATIONS

| ASCII | _ | American Standard Code for Information Interchange |
|-------|---|----------------------------------------------------|
| CAM   | — | Content-addressable memory                         |
| CLB   | _ | Configurable Logic Block                           |
| CNET  | _ | Control version of NetFPGA board                   |
| COPP  | _ | COntent-based Payload Portioning                   |
| CPU   | _ | Central Processing Unit                            |
| DCAM  | _ | Dynamic Content Associative Memory                 |
| DMA   | _ | Direct Memory Access                               |
| DOS   | _ | Denial-Of-Service attack                           |
| FIFO  | _ | First In First Out                                 |
| FPGA  | _ | Field Programmable Gate Array                      |
| FTP   | _ | File Transfer Protocol                             |
| HDL   | _ | Hardware Description Language                      |
| IDS   | _ | Intrusion Detection Systems                        |
| Ю     | - | Input / Output                                     |
| IPS   | _ | Intrusion Prevention Systems                       |
| NIC   | _ | Network Interface Card                             |
| Pcap  | _ | packet capture                                     |
| PCI   | _ | Peripheral Component Interconnect                  |
| PHP   | _ | Hypertext Preprocessor                             |
| RAM   | _ | Random-Access Memory                               |
| SOPC  | _ | System on a Programmable Chip                      |
| SSH   | _ | Secure Shell                                       |
| ТСР   | _ | Transmission Control Protocol                      |
| UART  | _ | User Datagram Protocol                             |
| UNET  | _ | User version of NetFPGA board                      |
|       |   |                                                    |

—

xiv

# LIST OF APPENDICES

| APPENDIX | TITLE                               | PAGE |
|----------|-------------------------------------|------|
| Α        | SAMPLES OF DIONAEA HONEYPOT         | 40   |
| В        | AUTOGRAPH SOURCE CODE (PERL)        | 41   |
| С        | RABIN FINGERPRINT SOURCE CODE (C++) | 58   |
| D        | STRING MATCHING MODULE (VERILOG)    | 62   |

### **CHAPTER 1**

#### **INTRODUCTION**

### 1.1 Background

In the current days the utilization of internet are increasing rapidly. Many data and information are transferred through the internet every second. Additionally, the internet also became essential element in Human life (social, economic, educational even in his peaceful and security life), added to that, the internet is not immune, not safe and can be used to attack and harm the human life. For all these reasons the major challenge is how to prevent the network attacks and to secure information safetly. There are many security tools can be used to reduce the danger of internet, tools like Firewall, Defender walls, Antiviruses, IDS/IPS. Each one of these tools works in a different way and sometime one tool is not sufficient to protect a single machine or a small network. However, with the development of technology new and novel attacks appeared, to be able to defend we require advanced system. This system can be built with the help of other security tools and some hardware materials to speed up the system.

### **1.2 Problem statement**

Larger bandwidths are widely used in the networking systems in these days, so it is becoming more difficult for traditional firewalls (especially the software firewalls) to function over a high-speed connection. In addition, current hardware firewalls are costly, difficult to run and setup, not updated automatically and have limited rules.

Current signature generators are not sensitive enough, they still produce high percentage of false positive signatures and true negative signatures [3, 2]. False positive signatures are dangerous because they cause a serious damage to the network if they

fail to identify the malware. The true negative signatures are signatures of a clean traffic but the generator classify it as malicious traffic which will slow down the process and reduce the system performance.

Firewall architecture implemented on NetFPGA in previous work is dependent, they can't function unless they connected to other resources like software firewalls or external devices [4]. Other firewalls slow down the network traffic, when a huge amount of signatures is present it will be very difficult for those firewalls to match the signatures with the coming traffic in a short time

### **1.3 Project objective**

Objectives of this project is:

- 1. To generate malwares signatures from honeypot captured data using the Autograph approach. Honeypot samples will be used as dumpfiles which will be received be the Autograph to produce signatures.
- 2. To develop hardware architecture that able to scan moving data searching for signatures. The function of the architecture is to find similarity and alarm us.
- 3. To use a NetFPGA reference design to build the signatures matching hardware architecture. This architecture will behave as firewall.

### 1.4 Project scope

The limitation of this project:

- 1. The honeypot will be used to capture a copy of malware. This copy will be converted to Pcap format to be read by the Autograph. The Autograph output is a fixed size overlapped signatures.
- 2. Develop a simple HDL code to build a multi string matching architecture able to compare limited number (5 signatures in this project) of signatures with a sample of network traffic.

3. Integrate the string matching module into one of the NetFPGA reference designs to form the hardware firewall. Changes in the original code will be made if necessary, finally ensued that the new module is harmonious.

#### **1.5 Report Outline**

This report is organized into five chapters. The second chapter briefly explains the summaries of the literature review and list techniques, approaches and tools used to development the security systems also there are some reviews of previous work and related topics. Chapter three presents the basic concepts of the system and studies it's components along with followed methods to develop these components. Ultimate results of honeypot, autograph, string matching architecture and NetFPGA firewall are viewed in chapter four. Chapter five provides the overall achievement of this project. Suggestion for future work is included at the end of the chapter.

#### REFERENCES

- 1. Baumann, R. and Plattner, C. White Paper: Honeypots, 2002. URL http://www.inf.ethz.ch/ plattner/pdf/whitepaper.pdf.
- Kim, H.-A. and Karp, B. Autograph: toward automated, distributed worm signature detection. In Proceedings of the 13th USENIX Security Symposium. 2004.1.10.
- Yusof, M. B. Automated Signature Generation Of Network Attacks. Universiti Teknologi Malaysia. 2010.
- 4. M.S Chen, P. M. L. C., M.Y Liao and Yeh, C. E. Using Netfpga To Offload Linux Netfilter Firewall. Master's Thesis. 2010.
- Gronland, V. A. Building IDS signatures by means of a honeypot. Master's Thesis. Norwegian Information Security Laboratory NISlab Department of Computer Science and Media Technology Gjovik University College. November 2009.
- 6. Spitzner, L. Honeypots Tracking Hackers. Pearson Education, Inc. 2003.
- 7. Forouzan, B. *Data Communications and Networking*. United State: McGraw-Hill Education (Asia). 2007.
- 8. Rajabi, H. Behavioural Approach To Rapid Malcode Signature Generation. Master's Thesis. Universiti Teknologi Malaysia. 2009.
- Sarang Dharmapurikar, J. L. Fast and Scalable Pattern Matching for Network Intrusion Detection Systems. *IEEE journal on selected areas in communications*. 2006, vol. 24. ISSN 10. 1781 – 1792.
- R.Kandhan, N. T. and Patel, J. M. Sigmatch: Fast And Scalable Multi-Pattern Matching. Computer Sciences Dn. 2010.
- 11. May 2011. URL http://netfpga.org/.
- 12. J.Naous, D.Erickson, G.A.Covington, G.Appenzeller, N.McKeown, Implementing an OpenFlow switch on the NetFPGA platform, In Symposium On Architecture for Networking and Communications Systems, 2008 (ANCS 08).
- 13. Monemi, A. NETFPGA tutorial. Universiti Teknologi Malaysia. August 2011.

- 14. MIT lincoln lab IDS corpus, 1999 DARPA Intrusion Detection Evaluation Data Set. [Online]. Available: http://www.ll.mit.edu/mission/communications/ist/corpora/ideval/data/1999da ta.html.
- 15. Sourcefire. Snort, Online on May 2011. URL http://www.snort.org.
- 16. Cheng, J. Silicon Firewall Prototype. Master's Thesis. University of Saskatchewan. 2004.
- 17. Sourdis, I. *Efficient and High-Speed FPGA-based String Matching for Packet Inspection.* Master's Thesis. University Of Crete Electronic And Computer Engineering Department. July 2004.
- 18. Fisk, M. and Varghese, G. An analysis of fast string matching applied to content-based forwarding and intrusion detection. Master's Thesis. University of California. 2002.
- 19. Stanford-University. CPCI Architecture, Online on Jun 2012. URL http://klamath.stanford.edu/NetFPGA/.
- 20. Bu, L. and Chandy, J. A. FPGA based network intrusion detection using content addressable memories, April.
- 21. Virussign. Malware database, Online on Feb 2012. URL http://www.virussign.com/downloads.html.
- 22. F.M.M.Zain. Machine Learning Approach To Malware Classifications/ Detection. Master's Thesis.