# PRINTED CIRCUIT BOARD INSPECTION USING WAVELET-BASED TECHNIQUE #### **ZUWAIRIE BIN IBRAHIM** A thesis submitted in fulfilment of the requirements for the award of the degree of Master of Engineering (Electrical) Faculty Of Electrical Engineering Universiti Teknologi Malaysia JUNE, 2002 # BORANG PENGESAHAN STATUS TESIS\* | JUDUL: _PRINTED CIR | CUIT BOARD INSPECTION USING WAVELET-BASED | |--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | TECHNIQUE. | | | S | ESI PENGAJIAN: <u>2002/2003.</u> | | Saya Z | UWAIRIE BIN IBRAHIM | | | (HURUF BESAR) | | | (PSM/Sarjana/Doktor Falsafah) * ini disimpan di Perpustakaan dengan syarat-syarat kegunaan seperti berikut: | | Tesis ini adalah hakmilik Perpustakaan Universiti pengajian sahaja. | Universiti Teknologi Malaysia.<br>Teknologi Malaysia dibenarkan membuat salinan untuk tujuan | | <ul> <li>3. Perpustakaan dibenarkan institusi pengajian tinggi.</li> <li>4. * * Sila tandakan (√)</li> </ul> | membuat salinan tesis ini sebagai bahan pertukaran antara | | SULIT | (Mengandungi maklumat yang berdarjah keselamatan atau kepentingan Malaysia seperti yang termaktub di dalam AKTA RAHSIA RASMI 1972) | | TERHAD | (Mengandungi maklumat TERHAD yang telah ditentukan oleh organisasi/badan di mana penyelidikan dijalankan) | | √ TIDAK TERH | HAD | | | Disahkan oleh | | Landin ( | Zansk. | | (TANDATANGAN PEN | ULIS) (TANDATANGAN PENYELIA) | | Alamat Tetap: | | | LOT 230, LORONG MASJ | <u>IID,</u> | | KAMPUNG SRI DAMAI | TENGAH, ASSOCIATE PROFESOR DR SYED | | 26070 KUANTAN, | ABDUL RAHMAN SYED ABU BAKAR | | PAHANG DARUL MAKM | UR. Nama penyelia | | Tarikh: <u>29/8/02</u> | Tarikh: | #### CATATAN: - Potong yang tidak berkenaan. - Jika tesis ini SULIT atau TERHAD, sila lampirkan surat daripada pihak berkuasa/organisasi berkenaan dengan menyatakan sekali sebab dan tempoh tesis ini perlu dikelaskan sebagai SULIT atau TERHAD. - ♦ Tesis dimaksudkan sebagai tesis bagi Ijazah Doktor Falsafah dan Sarjana secara penyelidikan, atau disertai bagi pengajian secara kerja kursus dan penyelidikan atau Lapuran Projek Sarjana Muda (PSM). # BAHAGIAN A – Pengesahan Kerjasama\* | Adalah disahkan bahaw | a projek penyelidikan tesis ini telah dilaksanakan melalui | |----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | kerjasama antara | dengan | | | | | Disahkan oleh: | | | Tandatangan : | Tarikh: | | Nama : | | | | | | * Jika penyediaan tesis | /projek melibatkan kerjasama. | | BAHAGIAN B – Untu | k Kegunaan Pejabat Sekolah Pengajian Siswazah | | Tesis ini telah diperiksa | dan diakui oleh: | | Nama dan Alamat<br>Pemeriksa Luar : | Dr. Abdul Rahman bin Ramli<br>Ketua Laboratori Sistem Cerdik dan Robotik<br>Institut Teknologi Maju<br>Universiti Putra Malaysia<br>43400 Serdang<br>Selangor | | Nama dan Alamat<br>Pemeriksa Dalam I : | Prof. Madya Dr. Zulkalnain bin Mohd Yusop<br>Fakulti Kejuruteraan Elektrik<br>UTM, Skudai | | Pemeriksa Dalam II :<br>Nama Penyelia lain<br>(jika ada) | | | Disahkan oleh Timbala | n Penda <del>ft</del> ar di SPS: | | | Tarikh: 01/04/03 | | | ARI BIN DERANI | "Kami akui bahawa kami telah membaca karya ini dan pada pandangan kami karya ini adalah memadai dari segi skop dan kualiti untuk tujuan penganugerahan ijazah Sarjana Kejuruteraan (Elektrik)". | Tandatangan | | 1 Spart | |------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tandatangan | • | | | Nama Penyelia I | ; | Prof. Madya Dr. Syed Abdul Rahman Bin | | | | Syed Abu Bakar | | Tarikh | • | 29/8/02 | | Talikli | • | | | | | | | | | | | <b></b> | | The state of s | | Tandatangan | : | | | Nama Penyelia II | : | Zulfakar Bin Aspar | | m '11 | | 29/8/2002 | | Tarikh | : | *************************************** | "I declare that this thesis entitled "Printed Circuit Board Inspection Using Wavelet-based Technique" is the result of my own research except as cited in references. The thesis has not been accepted for any degree and is not concurrently submitted in candidature of any degree" | Signature | · · · · · · · · · · · · · · · · · · · | |-------------------|---------------------------------------| | Name of Candidate | : ZUWAIRIE BIN IBRAHIM | | Date | . 29/2/02 | To my family who loves me, especially to my parents for education they give me and also for their supports and understandings. #### **ACKNOWLEDGEMENT** First of all, thanks to Allah SWT for giving me the strength and the chances in completing this project. Secondly, I wish to express my sincere thanks to my supervisors, Associate Professor Dr Syed Abdul Rahman Al-Attas and Mr Zulfakar Aspar for their guide and encouragement during this master project. I greatly appreciate their care and dedication in constructively criticizing my work, including my thesis. I have truly enjoyed working with them. Millions of gratitude to other members of research group for their supports and advises. Also, I wish to thank the government for supporting this research via IRPA Grant: 72396. Finally, I would like to thank my parents for their constant support, encouragement and understanding during my struggle away from home. #### **ABSTRACT** C C C C Malaysia is a well-known country with high quality productions in electronic manufacturing industry. One of the backbones in electronic manufacturing industry is the Printed Circuit Board (PCB) manufacturing. Current practice in PCB manufacturing requires etching. This process is irreversible. Printing, which is done before etching, caused most of the destructive defects found on the PCB. Once the laminate is etched, the defects, if exist would cause the PCB laminate to be of no use. Due to the fatigue and speed requirement, manual inspection is ineffective in inspecting every printed laminate. Therefore, manufacturers require an automated system to perform online defect detection which may occur during the printing. Hence, this project proposes an algorithm for automated visual PCB inspection that is able to automatically detect and locate any defect on a PCB laminate. Numerous approaches have been discussed in the literature so far but this work introduces a technique that is based on wavelets and multiresolution analysis. The inspection could be speed up by introducing wavelet-based algorithm for PCB defect detection and localization. The defect is detected by utilizing wavelet-based image difference algorithm. The detected defect is essential to locate the defective area on the tested PCB image. The ultimate goal of this project is to ensure the system can perform in a real-time environment with high performance. #### **ABSTRAK** Malaysia adalah sebuah negara yang dikenali dalam industri pembuatan elektronik yang bermutu tinggi. Satu daripada asas utama dalam industri pembuatan elektronik ialah pembuatan papan litar bercetak (PCB). Pembuatan PCB pada masa kini perlu melalui kikisan. Ini adalah proses satu hala. Percetakan yang dilakukan sebelum kikisan adalah penyebab utama kepada kecacatan pada PCB. Setelah PCB dikikis, kecacatan itu, jika ada menyebabkan PCB tidak berguna lagi. Disebabkan oleh keletihan dan keperluan kecepatan, pemeriksaan secara manual tidak effektif untuk memeriksa setiap PCB. Oleh itu, pengilang memerlukan sebuah sistem automatik untuk melakukan pemeriksaan kecacatan secara masa nyata yang mungkin berlaku semasa percetakan. Untuk itu, projek ini mencadangkan satu algoritma untuk pemeriksaan PCB automatik yang berupaya mengesan dan mengenal pasti lokasi sebarang kecacatan pada PCB. Pelbagai pendekatan telah dibincangkan setakat ini tetapi penyelidikan ini mencadangkan satu teknik berasaskan wavelets dan juga analisa pelbagai resolusi. Pemeriksaan boleh dipercepatkan lagi dengan memperkenalkan satu algoritma berasaskan wavelet untuk pengesanan dan pengenalpastian lokasi bagi sesuatu kecacatan PCB. Kecacatan tersebut akan dikesan dengan menggunakan algorithma pembezaan imej berasaskan wavelet. Kecacatan yang telah dikesan itu penting dalam mengenalpasti kedudukan kawasan kecacatan di atas imej PCB yang diuji. Matlamat terakhir projek ini adalah untuk memastikan sistem tersebut boleh beroperasi dalam keadaan yang sebenar dengan keupayaan yang tinggi. # TABLE OF CONTENTS | CHAPTER | TITL | Æ | | PAGE | | |-----------|------|------------------|-------------------------------------|------|--| | | DEC | LARAT] | ION | ii | | | | DED | ICATIO | N | iii | | | | ACK | NOWLE | EDGEMENT | iv | | | | ABS | TRACT | | v | | | | ABS | ΓRAK | | vi | | | | TAB | TABLE OF CONTENT | | | | | | GLO | SSARY | OF TABLES | xi | | | | GLO | SSARY | OF FIGURES | xii | | | | LIST | OF ABI | BREVIATIONS | xvi | | | | LIST | OF API | PENDICES | xvii | | | | | | | | | | CHAPTER I | INTE | RODUCT | ΓΙΟΝ | 1 | | | | 1.1 | Projec | t Background | 1 | | | | | 1.1.1 | PCB Fabrication Process: An Outline | 1 | | | | | 1.1.2 | Inspection | 3 | | | - | | 1.1.3 | Defects | 4 | | | | 1.2 | Motiv | ation | 4 | | | | 1.3 | Object | tive | 6 | | | | 1.4 | Scope | Of Work | 7 | | | | 1.5 | Thesis | Contributions | 8 | | | | 1.6 | Thesis | organization | 9 | | | | | | | V111 | |-------------|------|---------|----------------------------------------|------| | CHAPTER II | LITE | RATUR | E REVIEW | 10 | | | 2.1 | Overvi | iew | 10 | | | 2.2 | PCB I | nspection Approaches | 10 | | | | 2.2.1 | Reference Comparison Approach | 11 | | | | 2.2.2 | Design Rule Checking Approach | 13 | | | | 2.2.3 | Hybrid Approach | 14 | | | 2.3 | Resear | rch Methodology | 15 | | | 2.4 | Chapte | er Summary | 19 | | CHAPTER III | WAV | ELETS | | 21 | | | 3.1 | Introd | uction | 21 | | | 3.2 | Fourie | r Analysis | 21 | | | 3.3 | Short ' | Time Fourier Analysis | 23 | | | 3.4 | Wavel | let Analysis | 25 | | | 3.5 | One D | Pimensional Wavelet Transform | 27 | | | | 3.5.1 | Definition Of Wavelet Transform | 27 | | | | 3.5.2 | Scale And Translation Of Wavelet | 28 | | | | 3.5.3 | Computation Of Continuous Wavelet | 29 | | | | | Transform (CWT) | | | | | 3.5.4 | Computation Of Discrete Wavelet | 31 | | | | | Transform (DWT) | | | | 3.6 | Two-c | limensional Discrete Wavelet Transform | 36 | | | | (DWT | ) | | | | | 3.6.1 | Implementation Of Two-dimensional | 36 | | | | | Discrete Wavelet Transform (DWT) | | | | | 3.6.2 | Image Boundary | 37 | | | | 3.6.3 | Shifting-variant Property Of Wavelet | 41 | | | | | Transform | | | | 3.6 | Sumn | nary | 44 | | CHAPTER IV | THE | PROPO | SED ALGORITHM | 47 | |------------|-----|------------------|------------------------------------------|----| | | 4.1 | Overvi | ew | 47 | | | 4.2 | Image | | 48 | | | | 4.2.1 | Image Difference Operation | 50 | | | | 4.2.2 | Computation Of Two Level Wavelet | 51 | | | | | Transform | | | | 4.3 | Image | Difference Algorithm | 59 | | | 4.4 | Wavel | et-based PCB Defect Detection And | 60 | | | | Localiz | zation Algorithm | | | | | 4.4.1 | Wavelet-based Image Difference Algorithm | 60 | | | | 4.4.2 | Defect Localization Algorithm | 61 | | | | | 4.4.2.1 Connected-component Labelling | 61 | | | | | Operation. | | | | | | 4.4.2.2 Window Coordinates Searching | 64 | | | | | Operation | | | | | | 4.4.2.3 Mapping Operation | 65 | | | | | 4.4.2.4 Windowing And Defect Extraction | 67 | | | | | Operation | | | | 4.5 | Chapte | er Summary | 68 | | CHAPTER V | | ERIMEN<br>CLUSIO | NTAL RESULTS, DISCUSSIONS AND | 69 | | | 5.1 | Introd | uction | 69 | | | 5.2 | Exper | imentation | 69 | | | | 5.2.1 | Image Difference | 72 | | | | 5.2.2 | RLE-based Image Difference | 75 | | | | | Algorithm | | | | | 5.2.3 | Wavelet-based Image Difference | 75 | | | | | Algorithm | | | | | | | | | | Х | | |--|---|--| | | | | | | | 5.2.3.1 | First Level Wavelet | 76 | | |------------|------------|-------------------|-------------------------------|-----|--| | | | | Transform | | | | | | 5.2.3.2 | Second Level Wavelet | 79 | | | | | | Transform | | | | | | 5.2.3.3 | Third Level Wavelet | 81 | | | | | | Transform | | | | | 5.3 | Discussions And | l Conclusions | 84 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CHAPTER VI | | | GESTIONS FOR FUTURE | 89 | | | | RESE | ARCH | | | | | | <i>c</i> 1 | C | | 90 | | | | 6.1 | Summary | | 89 | | | | 6.2 | Limitations | T . D . 1 | 91 | | | | 6.3 | Suggestions For | Future Research | 91 | | | | | | | | | | | | | | | | | | REFE | ERENCES | | 93 | | | | | | | | | | | | | | | | | | | | | 100 | | | | APPI | ENDICES | | 100 | | | | | | | | | | Α | Paper | Presented At The | Malaysian Science And | 100 | | | | Techn | ology Congress (N | ASTC) 2001, Melaka, Malaysia, | | | | | | er 8-10, 2001 | | | | | В | | | rnal Teknologi D: Universiti | 106 | | | | | | M), December 2001 | | | | C | • | | 41st SICE Annual Conference | 121 | | | | 2002 | (SICE 2002), Osak | a, Japan, August 5-7, 2002 | | | # **GLOSSARY OF TABLES** | LIST | TABLES TITLES | PAGE | |-----------|----------------------------------------------|-------| | Table 2.1 | Commercially Available Bare PCB Inspection | 19-20 | | | Systems | | | Table 3.1 | Haar Wavelet Filter | 32 | | Table 3.2 | Analysis Filter For Daubechies db 2 Wavelet | 36 | | Table 4.1 | Truth Table Of X-OR Logic Operator | 47 | | Table 4.2 | Haar Wavelet Filter In MATLAB | 52 | | Table 4.3 | Haar Wavelet Filter | 49 | | Table 4.4 | Output Of Window Coordinate Searching | 62 | | | Operation | | | Table 5.1 | Inspection Time Of The Full Resolution Image | 74 | | | Difference Operation | | | Table 5.2 | Conversion Time Of The RLE-based Technique | 75 | | Table 5.3 | Inspection Time Of The First Level Wavelet- | 78 | | | based Technique | | | Table 5.4 | Inspection Time Of The Second Level Wavelet- | 81 | | | based Technique | | | Table 5.5 | Inspection Time Of The Third Level Wavelet- | 84 | | | based Technique | | # **GLOSSARY OF FIGURES** | LIST | FIGURES TITLES | PAGE | |-------------|---------------------------------------------------|------| | Figure 1.1 | PCB Fabrication Process | 2 | | Figure 1.2 | (a) An Example Of A Good PCB Pattern | 5 | | Figure 1.2 | (b) An Example Of A Defective PCB Pattern | 5 | | Figure 2.1 | Wavelet-based Image Difference Algorithm | 16 | | Figure 2.2 | Classification Of PCB Inspection Approaches | 18 | | Figure 3.1 | Fourier Series (a) Signal x(t) In Time Domain | 24 | | | (b) Signal X(f) In Frequency Domain | | | Figure 3.2 | Short Time Fourier Transform | 25 | | Figure 3.3 | Sine Wave | 26 | | Figure 3.4 | Wavelet (Mexican Hat) | 26 | | Figure 3.5 | Dilation Factor Effect To A Wavelet | 28 | | Figure 3.6 | Wavelet Function $\psi(t)$ And Translated Wavelet | 29 | | | Function $\psi(t-2)$ | | | Figure 3.7 | First Step | 30 | | Figure 3.8 | Third Step | 30 | | Figure 3.9 | Fourth Step | 30 | | Figure 3.10 | CWT Of A One-dimensional Signal | 31 | | Figure 3.11 | Discrete Input Signal | 32 | | Figure 3.12 | Original Signal, Approximation And Detail | 33 | | Figure 3.13 | Convolution Steps | 34 | | Figure 3.14 | Wavelet Decomposition Tree | 34 | | Figure 3.15 | Successive Convolution Of Four Entries Filter | 35 | | Figure 3.16 | Three Level One-dimensional DWT | 35 | | Figure 3.17 | Two-dimensional DWT (First Iteration) | 37 | |-------------|-------------------------------------------------|----| | Figure 3.18 | Two-dimensional DWT (Second Iteration) | 38 | | Figure 3.19 | Input Image And Output Images Of DWT | 39 | | Figure 3.20 | Circular Convolution | 40 | | Figure 3.21 | Mirror Padding | 40 | | Figure 3.22 | Zero Padding Effect On An Image | 40 | | Figure 3.23 | (a) Simple Identical Pattern (b) Pixel Values | 41 | | | Representation | | | Figure 3.24 | First Case (a) Shifted Symbol | 43 | | | (b) Pixel Values Of (a) | | | | (c) First Level Wavelet Output | | | | (d) Pixel Values Of (c) | | | Figure 3.25 | Second Case (a) Shifted Symbol | 44 | | | (b) Pixel Values Of (a) | | | | (c) First Level Wavelet Output | | | | (d) Pixel Values Of (c) | | | Figure 3.26 | Third Case (a) Shifted Symbol | 45 | | | (b) Pixel Values Of (a) | | | | (c) First Level Wavelet Output | | | | (d) Pixel Values Of (c) | | | Figure 3.27 | Fourth Case (a) Shifted Symbol | 46 | | | (b) Pixel Values Of (a) | | | | (c) First Level Wavelet Output | | | | (d) Pixel Values Of (c) | | | Figure 4.1 | Representation Of Arrays, Pixels And Pixel | 49 | | | Value | | | Figure 4.2 | Combination Of Four Pixels At Upper Level | 52 | | Figure 4.3 | Representation Of 4-level Multiresolution | 53 | | | Analysis In A Pyramid Structure | | | Figure 4.4 | A 2 x 2 Pixels, A Segment Of An Image | 53 | | Figure 4.5 | A 4 x 4 pixels, Segment Of Interest Of An Image | 57 | | Figure 4.6 | Traditional Image Difference Algorithm | 60 | | Figure 5.8 | (a) First Level Coarse Resolution Differenced | 77 | |-----------------|--------------------------------------------------|----| | | Image Of The Second Sample PCB Image | | | | (b) Defects Localization Based On Figure 5.8 (a) | | | Figure 5.9 (a) | First Level Coarse Resolution Differenced Image | 77 | | | Of The Third Sample PCB Image | | | Figure 5.9 (b) | Defects Localization Based On Figure 9 (a) | 78 | | Figure 5.10 | (a) Second Level Coarse Resolution Differenced | 79 | | | Image Of The First Sample PCB Image | | | | (b) Defects Localization Based On Figure 5.10(a) | | | Figure 5.11 | (a) Second Level Coarse Resolution Differenced | 79 | | | Image Of The Second Sample PCB Image | | | | (b) Defects Localization Based On Figure 5.11(a) | | | Figure 5.12 | (a) Second Level Coarse Resolution Differenced | 80 | | | Image Of The Third Sample PCB Image | | | | (b) Defects Localization Based On Figure 5.14 | | | Figure 5.13 (a) | Third Level Coarse Resolution Differenced | 81 | | | Image Of The First Sample PCB Image | | | Figure 5.13 (b) | Defects Localization Based On Figure 5.13 (a) | 82 | | Figure 5.14 | (a) Third Level Coarse Resolution Differenced | 82 | | | Image Of The Second Sample PCB Image | | | | (b) Defects Localization Based On Figure 5.14(a) | | | Figure 5.15 | (a) Third Level Coarse Resolution Differenced | 83 | | | Image Of The Third Sample PCB Image | | | | (b) Defects Localization Based On Figure 5.15(a) | | | Figure 5.16 | Inspection Time Reduction Of The Sample One | 85 | | | PCB Image | | | Figure 5.17 | Inspection Time Reduction Of The Sample Two | 86 | | | PCB Image | | | Figure 5.18 | Inspection Time Reduction Of The Sample Three | 87 | | | PCB Image | | #### LIST OF ABBREVIATIONS CAD - Computer-aided Design CCD - Charge-coupled Device CPS - Connectivity Preserving Shrinking CWT - Continuous Wavelet Transform DSP - Digital Signal Processing DWT - Discrete Wavelet Transform ECG - Electrocardiogram FPGA - Field Programmable Gate Array LED - Light-emitting Diode MCS - Minimum Conductor Spacing MCTW - Minimum Conductor Trace Width MLW - Minimum Land Width MRA - Multiresolution Analysis MRLC - Modified Run Length Code NAND - Not AND NOR - Not OR PCB - Printed Circuit Board RLE - Run Length Encoding RAM - Random Access Memory ROM - Read Only Memory STFT - Short Time Fourier Transform VLSI - Very Large Scale Integration XOR - Exclusive OR # LIST OF APPENDICES | LIST | TITLES | PAGE | |------|--------------------------------------------|------| | A | Paper Presented At The Malaysian Science | 100 | | | And Technology Congress (MSTC) 2001, | | | | Melaka, Malaysia, October 8-10, 2001 | | | В | Journal Published For Jurnal Teknologi D: | 106 | | | Universiti Teknologi Malaysia (UTM), | | | | December 2001 | | | С | Paper Presented At The 41st SICE Annual | 121 | | | Conference 2002 (SICE 2002), Osaka, Japan, | | | | August 5-7, 2002 | | #### **CHAPTER I** #### **INTRODUCTION** #### 1.1 Project Background In this subsection, various stages involved in the PCB fabrication process are briefly described. In order to minimize scrap cause by the wrongly etched PCB panel, the automated visual inspection is proposed to be applied after the circuit printing and before the etching process. Also, 14 types of defect are outlined. These defects are expected to occur after the circuit printing process. #### 1.1.1 PCB Fabrication Process: An Outline Aithal, et. al [1] gives the stages involved in PCB fabrication process in some detail. Following paragraphs briefly describe the stages involved in the PCB fabrication process. Figure 1.1 illustrates the various stages in the PCB fabrication process. Boards with thin layer of copper on one side are used for fabrication of single-sided PCBs. These boards are cut into pieces. These pieces of board are called panels. The input item for the PCB fabrication process is the artwork. Artwork is a film with the PCB pattern designed on it. Based on the artwork, stencil that is a mask of circuit pattern is built for circuit printing process. Here, the designed circuit pattern is printed over the copper foil with blue ink, which acts as etch resist for subsequent etching stage. Figure 1.1: PCB fabrication process Once the circuit printing is done, the etching process takes place. This process is an irreversible process. Copper foil is etched by spraying the etchant to the panel as the panel moves on the conveyor. The etchant will bare the unwanted copper foil, which must be etched away to leave the copper pattern. Solder mask (green ink) printing is needed to make sure there is no short circuit occurs during soldering. The solder mask is typically applied by screen-printing using solder mask film, which enables the entire board surfaces to be covered, except for the holes and pads. Next, the legend is screen printed onto PCBs to identify the components. This printing operation is performed using legend print film. At the hole drill stage, the board is drilled with 2 minimum holes. These 2 holes are important for the alignment purpose either in assembly or inspection process. Once the panel is drilled, the next stage is punching. Here, all necessary holes are created or punched. The punched board goes to electrical test to check if there is any open or short circuit occurs on the board. Finally, the PCB is laminated to prevent oxidation before packing. #### 1.1.2 Inspection At various stages of the fabrication process, inspection is done. If the panel is accepted at that stage, it is passed on to the next stage. Otherwise, the panel goes back to rework, to the same stage of operation. But in some of the cases, the panel is rejected. For such cases, the panel inspection is critically important. Current practice in PCB fabrication requires etching process. This process is an irreversible process. The printing process, which is done before etching process, caused most destructive defects found on the PCB. Any misprint will cause the etched board to be useless. Since laminated board constitute most of the total production cost, it is important that the board is properly inspected before being etched. Otherwise, the wrongly etched board will be thrown away. This, in return, requires a system to detect online or in real-time any defect caused by the printing process. #### 1.1.3 Defects A variety of defects can affect the copper pattern of PCB. Some of them are identified as functional defects, whereas the others are visual defects. Functional defects seriously cause a damage to the PCB, meaning that the PCB does not function as needed. Visual defects do not affect the functionality of the PCB in short term. But in long period, the PCB will not perform well since the improper shape of the PCB circuit pattern could contribute to potential defects. Thus, it is crucial to detect these two types of defects in the inspection phase. Figure 1.2 (a) shows an artificial defect-free PCB image pattern. Figure 1.2 (b) shows the same image pattern as in Figure 1.2 (a) with a variety of defects on it. The printing defects and anomalies that will be looked at, for example, are breakout, short, pin hole, wrong size hole, open circuit, conductor too close, underetch, spurious copper, mousebite, excessive short, missing conductor, missing hole, spur and overetch. These defects are shown in Figure 1.2 (b). #### 1.2 Motivation This thesis is motivated mainly by the need for more efficient techniques in inspection of the PCB panel in PCB fabrication process. Normally, a couple of operators are assigned in each station to manually check the PCB panels. This technique is not economic in a long run as it takes many man hours. In addition, humans are prone to make error especially due to fatigue. Moreover, it is impossible to check the entire PCB panels at every location without any delay. Instead, the printed laminate is sampled for a certain interval of quantity for manual inspection. - 1. Breakout - 2. Pin Hole - 3. Open Circuit - 4. Underetch - 5. Mousebite - 6. Missing Conductor 7. Spur - 8. Short - 9. Wrong Size Hole 10. Conductors too close - 11. Spurious copper 12. Excessive Short - 13. Missing Hole - 14. Overetch (b) Figure 1.2: (a) An example of good PCB patterns (b) An example of defective **PCB** patterns As the electronic circuitary technology advances, the PCB pattern becomes denser and complicated to facilitate smaller end products. Thus, manual inspection is not applicable anymore. Meanwhile, the advances in computers in term of high speed, large memory and low cost have resulted in better and cheaper equipment for image processing. Hence, there exist a possibility of introducing and implementing an automated PCB inspection system to remove the subjective aspects of manual inspection. At the same time, the automated PCB inspection system provides real time assessment of the PCB panel. From the literature review, it is noted that there has been an increasing number of applications for wavelets and multiresolution analysis including (but not limited to) image compression [2], image denoising [3] and edge detection [4]. Up till now there is still no clear advantages of wavelets in industrial inspection application, especially for PCB inspection. This is a secondary motivating factor for the thesis. The emphasis here is on the improvement of inspection time using wavelet-based technique. The algorithm proposed in this thesis has been tested on three PCB sample images. The classification or analysis of the defects detected is beyond the scope of this thesis. #### 1.3 Objective The objective of this thesis is to design and develop an algorithm for automated visual PCB inspection that will automatically detect and locate the printing defects occurred on printed circuit boards laminate. The primary concern of this project is to make use the advantages of wavelet, related to multiresolution analysis (MRA) in order to detect and locate the printing defects with a minimal inspection time experimentally. The technique proposed should produce the output that is suitable for defect classification stage. Once the algorithm is developed, it will be tested with samples of PCB pattern. However, the defect classification and the actual implementation of the entire system are not covered in this thesis. #### 1.4 Scope Of Work In designing and developing a new defect detection and localization algorithm for automated visual PCB inspection, the scopes of the project have been defined as follows: - 1. The whole PCB manufacturing stages comprise of bare-board fabrication, loaded board assembly and soldering process. For every stage, an automated visual inspection can be applied to facilitate the reliability test of the product. The algorithm is designed for the inspection of bare PCB panels only. Apart from the area, research work related to the component insertion inspection and solder joints inspection can be revised in [5-10]. - 2. There are three types of printed circuit boards available today [1]. They are: - Single sided boards: where the entire circuit is laid on one side of the board and the holes should be drilled on the board for mounting of components or for interconnection of components. - Double sided boards: with the circuit on both sides of the board and electrical connection is establish by drilling holes through the board and plating copper through the holes. - Multilayer boards: two or more pieces of PCB panel are stacked up together. Electrical connections are established from one side to the other and to the inner layer by drilled holes, which are subsequently plated through with copper. Although it is possible to apply the proposed algorithm for the inspection of multi-layer boards and also the double-sided boards, this project concentrates more on the single sided boards inspection for experimental purpose. - 3. Americal implementation, an actual PCB images are acquired by using a single or multiple CCD camera. Thus, the individual camera takes the whole or a part of the PCB image. However, in this thesis, the PCB images used for the experiments are either taken from the previous research work or synthetically generated. - 4. Automatic PCB inspection algorithm is designed to detect any one of the 14 types of defects mentioned previously. These 14 types of defects are expected to occur after the printing process. Thus, the defects caused by design-rule violation and the defects classifications of defects detected are beyond the scope of the project. - 5. The project emphasis on the development of an efficient and fast algorithm for hardware implementation. However, it is beyond the scope of the project to evaluate or design the actual system hardware. #### 1.5 Thesis Contributions A REPORT OF THE PROPERTY OF The main contribution of this thesis is the wavelet-based technique for industrial inspection application. The wavelet-based algorithm for PCB defect detection and localization that will be proposed in this thesis proves that wavelets can be used in an automated visual PCB inspection. In fact, wavelets provide an effective way for the computation of the defect detection and defect localization. From the wavelets point of view, Haar wavelet is chosen with the aim to speed up the inspection of PCBs by looking at the number of filter entry with no boundary solution to avoid the complexity of the wavelet computation. #### REFERENCES - Aithal, K. S., Narahari, Y. and Manjunath, E. (1999). "Modeling, Analysis, and Acceleration of a Printed Circuit Board Fabrication Process." Technical Report, Electronic Enterprises Laboratory, Department of Computer Science and Automation, Indian Institute of Science. - Meyer, F. G., Averbuch, A. Z. and Stromberg, J. (2000). "Fast Adaptive Wavelet Packet Image Compression." *IEEE Transactions On Image* Processing. Vol. 9. No. 5. 792 – 800. - 3. Guoliang, Fan and Xiang-Gen, Xia (2000). "Wavelet-Based Statistical Image Processing Using Hidden Markov Tree Model." Proceedings of the 34<sup>th</sup> Annual Conference on Information Sciences and Systems, Princeton University, Princeton, New Jersey. TA5-31 TA5-36. - 4. Rao, R. L. (1995). "Multiresolution Techniques in Image Processing." Louisiana State University: Ph.D Thesis. - Pau, L. F. (1983). "Integrated Testing and Algorithms for Visual Inspection of Integrated Circuits." *IEEE Transaction on Pattern Analysis and Machine* Intelligence. Vol. PAMI-5. No. 6. 602 – 608. - 6. Driels, M. R. and Nolan, D. J. (1990). "Automatic Defect Classification of Printed Wiring Board Solder Joints." *IEEE Transaction on Components, Hybrids, and Manufacturing Technology.* Vol. 13. No. 2. 331 340. - 7. Kishimoto, S., Kakimori, N., Yamamoto, Y., Takahashi, Y., Harada, T., Iwata, Y., Shigeyama, Y. and Nakao, T. (1990). "A Printed Circuit Board (PCB) Inspection System Employing the Multi-lighting Optical System." 8<sup>th</sup> International Symposium on Electronic Manufacturing Technology (IEMT), Baveno, Italy. 120 129. - 8. Han, C., Mazouz, K. and Saravanan, N. (1993). "A Printed Circuit Board Inspection System Using Artificial Neural Network." Twenty-Fifth Southeastern Symposium on System Theory, Tuscaloosa, Alabama. 238 242. - 9. Chen, T. Q., Zhang, J., Zhou, Y. and Murphey, Y. L. (2001). "A Smart Machine Vision System for PCB Inspection." 14<sup>th</sup> International Conference on Industrial and Engineering Applications of Artificial Intelligence and Expert Systems (IEA/AIE), Budapest, Hungary. 513 518. - Teoh, E. K. and Mital, D. P. (1995). "A Transputer-based Automated Visual Inspection System for Electronic Devices and PCBs." Optics and Lasers in Engineering. Vol. 22. 161 – 180. - Moganti, M., Ercal, F., Dagli, C. H. and Shou, Tsunekawa. (1996). "Automatic PCB Inspection Algorithms: A Survey." Computer Vision and Image Understanding. Vol. 63. No. 2. 287 – 313. - Wu, Wen-Yen, Mao-Jiun, J. Wang and Chih-Ming, Liu. (1996). "Automated Inspection of Printed Circuit Boards Through Machine Vision." Computers in Industry. Vol. 28. Issue 2. 103 111. - Jarvis, J. F. (1980). "A Method for Automating the Visual Inspection of Printed Wiring Boards." *IEEE Transactions on Pattern Analysis and Machine* Intelligence. Vol. PAMI-2. No. 1. 77 – 82. - 14. Hara, Y., Akiyama, N. and Karasaki, K. (1983). "Automatic Inspection System for Printed Circuit Boards." *IEEE Transactions on Pattern Analysis and Machine Intelligence*. Vol. PAMI-5. No. 6. 623 630. - Ja, H. Koo and Yoo, Suk I. (1998). "A Structural Matching for Two-Dimensional Visual Pattern Inspection." *IEEE International Conference* on Systems, Man, and Cybernatics, San Diego, California. Vol. 5. 4429 – 4434. - 16. Tatibana, M. H. and Lotufo, R. de A. (1997). "Novel Automatic PCB Inspection Technique Based on Connectivity." Proceedings of the 10<sup>th</sup> Brazilian Symposium on Computer Vision and Image Processing, Campos do Jordo, Brazil. 187 – 194. - Ninomiya, T., Yoshimura, K., Nomoto, M. and Nakagawa, Y. (1992). "Automatic Screen-Printed Circuit Pattern Inspection Using Connectivity Preserving Image Reduction and Connectivity Comparison." Proceedings of 11th IAPR International Conference on Pattern Recognition, The Hague, Netherlands. Vol. 1. 53 – 56. - 18. Ouslim, M. and Curtis, K. M. (1995). "PCB Inspection Based on a Variant of the N-tuple Technique." Proceedings of the Fifth International Conference on Image Processing and its Applications, Edinburgh, UK. 677 681. - Ouslim, M. and Curtis, K. M. (1996). "Automatic Visual Inspection based upon on Variant of the N-tuple Technique." *IEE Proceeding on Vision, Image* and Signal Processing. Vol. 143. No. 5. 301 – 309. - 20. Ji-joong, Hong, Kyung-ja, Park, and Kyung-gu, Kim. (1998). "Parallel Processing Machine Vision System for Bare PCB Inspection." Proceedings of the 24<sup>th</sup> Annual Conference on the IEEE Industrial Electronics Society (IECON 98), Aachen, Germany. Vol. 3. 1346 1350. - Ercal, F., Bunyak, F., Hou, Feng and Lei, Zheng. (1997). "A Fast Modular RLE-based Inspection Scheme for PCBs." Proceedings of SPIE Architectures, Networks and Intelligent Systems for Manufacturing Integration. Vol. 3203. 45 59. - 22. Ercal, F., Bunyak, F. and Hou, Feng. (1998). "Context-sensitive Filtering in RLE for PCB Inspection." Proceedings of SPIE Intelligent Systems and Advanced Manufacturing. Vol. 3517. - 23. Ercal, F., Allen, M. and Hou, Feng. (2000). "Proof of Correctness and Performance Analysis of a Systolic Image Difference Algorithm for RLE-Compressed Images." *IEEE Transaction on Parallel and Distributed* Computing Systems. Vol. 11. No. 5. 433 – 443. - 24. Hou, Feng, Ercal, F. and Bunyak, F. (1998). "Systolic Algorithm for Processing RLE Images." Proceedings of IEEE Southwest Symposium on Image Processing and Interpretation, Arizona, U.S.A. 127 131. - 25. Nam-Hyeong, Kim, Jae-Young, Pyun, Kang-Sun, Choi, Byeong-Doo, Choi and Sung-Jea, Ko. (2001). "Real-time Inspection System for Printed Circuit Boards." *IEEE International Smposium on Industrial Electronics (ISIE)*, Pusan, Korea. Vol. 1. 166 170. - 26. Seyfullah Halit Oguz and Onural, L. (1991). "An Automated System for Design-Rule-Based Visual Inspection of Printed Circuit Boards." Proceedings of the IEEE International Conference on Robotics and Automation, California, U.S.A. 2696 2701. - 27. Ahmed M. Darwish and Jain, A. K. (1988). "A Rule Based Approach for Visual Pattern Inspection." *IEEE Transaction of Pattern Analysis and Machine Intelligence*. Vol. PAMI-10. No.1. 56 58. - 28. Qin-Zhong, Ye and Danielson, P. E. (1998). "Inspection of Printed Circuit Boards by Connectivity Preserving Shrinking." *IEEE Transaction on Pattern Analysis and Machine Intelligence*. Vol. PAMI 10. No. 5. 737 742. - 29. Jelloul El Mesbahi and Mohamed Chaibi. (1993). "Printed Circuit Boards Inspection Using Two New Algorithms of Dilation and Connectivity Preserving Shrinking." Proceedings of the 1993 IEEE-SP Workshop on Neural Networks for Processing, New York. 527 – 536. - 30. Borba, J. F. and Facon, J. (1996). "A Printed Circuit Board Automated Inspection System." Proceedings of the 38<sup>th</sup> Midwest Symposium on Circuits and Systems, Rio de Janeiro, Brazil. Vol. 1. 69 72. - Charette, C., Park, S., Williams, R., Benhabib, B. and Smith, K. C. (1998). "Development and Integration of a Micro-Computer based Image Analysis System for Automatic PCB Inspection." International Conference on Computer Integrated Manufacturing. 129 – 135. - 32. Moganti, M and Ercal, F. (1998). "Segmentation of Printed Circuit Board Images into Basic Patterns." Computer Vision and Image Understanding. Vol. 70. No. 1. - 33. Ramirez, R. W. (1985). "The FFT: Fundamentals and Concepts." New Jersey: Prentice-Hall, Inc. - 34. Sarkar, T. K. and Su, C. (1998). "A Tutorial on Wavelets from an Electrical Engineering Perspective, Part 2: The Continuous Case." *IEEE Antennas and Propagation Magazine*. Vol. 40. No. 6. 36 49. - 35. Torrence, C. and Compo, G. P. (1998). "A Practical Guide to Wavelet Analysis." Bulletin of the American Meteorological Society. 61 78. - 36. Mallat, S. (1996). "Wavelet for a Vision." Proceedings of the IEEE: Special Issue on Wavelets. Vol. 84. No. 4. 604 614. - 37. Misiti, M., Misiti, Y., Oppenheim, G. and Poggi, J. (1997). "Wavelet Toolbox: For Use with MATLAB." USA: The Math Works. Inc. 1-1 1-36. - 38. Mandal, M. K., Aboulnasr, T. and Panchanathan, S. (1999). "Fast Wavelet Histogram Techniques for Image Indexing." Jurnal of Computer Vision and Image Understanding. Vol. 75. No. 1/2. 99 110. - 39. Stollmitz, E. J., Derose, T. D. and Salestin, D. H. (1995). "Wavelets for Computer Graphic: A Primer, Part 1". *IEEE Computer Graphics and Applications*. Vol. 15. No. 3. 76 84. - 40. Vetterli, M. and Kovacevic. J. (1995). "Wavelets and Subband Coding." New Jersey: Prentice-Hall, Inc. 260. - 41. Schremmer, C., Esser, C., Kuhmunch, C. and Effelsberg, W. (2001). "A Wavelet Transform Applet for Interactive Learning." Technical Report TR-00-004, Department for Mathematics and Computer Science, University of Mannheim, Germany, 2001. - 42. Schremmer, C. (2001). "Empirical Evaluation of Boundary Policies for Wavelet-based Image Coding." Springer Lecture Notes of Artificial Intelligence (LNAI), Hong Kong, China, 2001. - 43. Niblack, W. (1986). "An Introduction to Digital Image Processing." Second Edition. London: Prentice-Hall International (UK) Ltd. 16 17. - 44. Anderson, R. G. (1990). "Data Processing. Volume 1: Principle and Practice." Seventh Edition. London: Pitman Publishing. 53. - 45. Schremmer, C., Kuhmunch, C. and Esser, C. (2001). "Wavelet Filter Evaluation For Image Coding." Technical Report TR-01-006, Department for Mathematics and Computer Science, University of Mannheim. - 46. Quaid, A. and Hollis, R. (1996). "Cooperative 2-DOF Robots for Precision Assembly." Proceedings of the IEEE International Conference on Robotics and Automation, Minneapolis, Minnesota. Vol. 3. 2188 2193.