# RUN-TIME TRANSMISSION POWER RECONFIGURATION AND ADAPTIVE PACKET RELOCATION IN WIRELESS NETWORK-ON-CHIP

MOHD SHAHRIZAL BIN RUSLI

UNIVERSITI TEKNOLOGI MALAYSIA

# RUN-TIME TRANSMISSION POWER RECONFIGURATION AND ADAPTIVE PACKET RELOCATION IN WIRELESS NETWORK-ON-CHIP

#### MOHD SHAHRIZAL BIN RUSLI

A thesis submitted in fulfilment of the requirements for the award of the degree of Doctor of Philosophy (Electrical Engineering)

Faculty of Electrical Engineering Universiti Teknologi Malaysia

**JUNE 2016** 

To my beloved parents, who are always there throughout this journey.

To my late father, this thesis is dedicated to you.

We miss you a lot.

#### **ACKNOWLEDGEMENT**

First and foremost, I would like to extend my deepest gratitude to my supervisor and teacher, Assoc. Prof. Dr. Muhammad Nadzir Marsono for giving me the opportunity to work in an amazing field of research. Their constant encouragement, criticism and guidance were the key to bringing this project to a fruitful completion, especially during the final period of research. I have learnt and gained much, not only in research skills, but also experience in life, which has helped shaped my character.

My sincerest appreciation goes to my co-supervisor, Assoc. Prof. Dr. Maurizio Palesi who gave me the opportunity to work with his amazing team at University of Catania, Italy, and was of great help academically. Not to forget the team at University of California, Irvine under Prof. Dr. Nader Bagherzadeh whom contributed their knowledge towards my research. I must also thank the embedded system group at MJIIT for their support, help and technical advices, especially Dr. Ooi Chia Yee who guided me during my babystep into research. I have learned so much from them, as well as receiving plenty of guidance and motivation. And of course the *squash* and *apam balik* team in VECAD laboratory.

I would also like to thank all those who have contributed directly and indirectly to the completion of this research and thesis. This includes my fellow postgraduate students who provided me with help and company during my study here. Otherwise, it would have been a lonely journey.

Finally, my special thanks go to my family who are always there through my ups and downs. They are the greatest people in my life I never want to lose. Especially my parents, who believe in my ability and give never ending morale support throughout this journey. This success is for *mak* and *arwah ayah*.

#### **ABSTRACT**

Network-on-chip (NoC) is an on-chip communication network that allows parallel communication between all cores to improve inter-core performance. Wireless NoC (WiNoC) introduces long-range and high bandwidth radio frequency (RF) interconnects that can possibly reduce the multi-hop communication of the planar metal interconnects in conventional NoC platforms. In WiNoC, RF transceivers account for a significant power consumption, particularly its transmitter, out of its total communication energy. Current WiNoC architectures employ constant maximum transmitting power for communicating radio hubs regardless of physical location of the receiver radio hubs. Besides, high transmission power consumption in WiNoC with constant maximum power suffers from significant energy and load imbalance among RF transceivers which lead to hotspot formation, thus affecting the reliability of the onchip network system. There are two main objectives covered by this thesis. Firstly, this work proposes a reconfigurable transmitting power control scheme that, by using bit error rate (BER) estimation obtained at the receiver's side, dynamically calibrates the transmitting power level needed for communication between the source and destination radio hubs. The proposed scheme achieves significant total system energy reduction by about 40% with an average performance degradation of 3% and with no impact on throughput. The proposed design utilizes a small fraction of both area and power overheads (about 0.1%) out of total transceiver properties. The proposed technique is generic and can be applied to any WiNoC architecture for improving its energy efficiency with a negligible overhead in terms of silicon area. Secondly, an energyaware adaptive packet relocator scheme has been proposed. Based on transmission energy consumption and predefined energy threshold, packets are routed to adjacent transmitter for communication with receiver radio hub, with an aim to balance energy distribution in WiNoC. The proposed strategy alone achieves total communication energy savings of about 8%. A joint scheme of the reconfigurable transmitting power management and energy-aware adaptive packet relocator is also introduced. The scheme consistently results in an energy savings of 30% with minimal performance degradation.

#### ABSTRAK

Rangkaian-atas-cip (NoC) merupakan rangkaian komunikasi atas cip yang membolehkan komunikasi selari di antara semua teras untuk meningkatkan prestasi NoC tanpa wayar (WiNoC) memperkenalkan jaringan komunikasi frekuensi radio (RF) jarak jauh dan jalur lebar tinggi antara sambungan yang mampu mengurangkan komunikasi pelbagai loncat yang berlaku kepada antara sambungan pada logam satah dalam platform NoC konvensional. Dalam WiNoC, sistem pemancar dan penerima RF melibatkan penggunaan kuasa yang ketara, terutamanya di bahagian pemancar, daripada keseluruhan tenaga komunikasi. Senibina WiNoC pada masa ini menggunakan kuasa pemancaran maksimum yang tetap bagi komunikasi antara hab radio tanpa mengambilkira lokasi fizikal hab radio penerima. penggunaan kuasa penghantaran yang tinggi dalam WiNoC dengan kuasa maksimum tetap mengalami masalah ketidakseimbangan tenaga dan beban antara hab radio RF yang ketara, yang membawa kepada pembentukan titik panas. Ini sekaligus menjejaskan kebolehpercayaan terhadap sistem rangkaian pada cip. Terdapat dua objektif utama yang dicakupi oleh tesis ini. Pertama, tesis ini mencadangkan satu kaedah kawalan kuasa pemancaran secara boleh laras berasaskan maklumat kadar ralat bit (BER) yang diperolehi daripada bahagian penerima. Kaedah ini menentukur tahap kuasa pemancaran yang diperlukan untuk komunikasi antara hab radio sumber dan destinasi bagi menjamin kebolehpercayaan penghantaran. Strategi yang dicadangkan ini mampu mengurangkan penggunaan sistem tenaga dengan ketara sekitar 40% dengan purata penurunan prestasi sebanyak 3% dan tiada kesan truput yang ketara. Dalam strategi yang dicadangkan, hanya sebahagian kecil lebihan kuasa dan luas kawasan daripada jumlah milikan pemancar dan penerima (kira-kira 0.1%) yang digunakan. Strategi yang dicadangkan adalah umum dan boleh digunakan pada manamana senibina WiNoC bagi meningkatkan kecekapan tenaga dengan lebihan luas kawasan silikon yang boleh diabaikan. Bagi objektif kedua, tesis ini mencadangkan satu skim penempat semula paket berkonsep sedar-tenaga di hab radio pemancar. Bercirikan penggunaan tenaga penghantaran dan ambang tenaga yang telah ditetapkan, paket dihalakan kepada hab radio pemancar bersebelahan untuk komunikasi dengan hab radio destinasi, mensasarkan pengagihan tenaga yang seimbang dalam sistem rangkaian. Strategi yang dicadangkan ini mampu memberikan pengurangan jumlah tenaga komunikasi sekitar 8%. Skim pengurusan bersama kawalan kuasa pemancar dan penempat semula paket berkonsep sedar-tenaga di radio hub pemancar juga diperkenalkan. Skim ini mampu memberikan penjimatan tenaga secara konsisten sebanyak 30% dengan penurunan prestasi yang minimum.

### TABLE OF CONTENTS

| CHAPTER |             |                | TITLE                                 | PAGE |
|---------|-------------|----------------|---------------------------------------|------|
|         | DECLARATION |                |                                       |      |
|         | DEDI        | <b>ICATION</b> |                                       | iii  |
|         | ACK         | NOWLED         | GEMENT                                | iv   |
|         | ABST        | TRACT          |                                       | v    |
|         | ABST        | TRAK           |                                       | vi   |
|         | TABI        | LE OF CO       | NTENTS                                | vii  |
|         | LIST        | OF TABL        | ES                                    | xii  |
|         | LIST        | OF FIGU        | RES                                   | xiv  |
|         | LIST        | OF ABBR        | EVIATIONS                             | xix  |
|         | LIST        | OF APPE        | NDICES                                | xxi  |
| 1       | INTR        | ODUCTIO        | ON                                    | 1    |
|         | 1.1         | Introdu        | ction                                 | 1    |
|         | 1.2         | Probler        | n Statement                           | 3    |
|         | 1.3         | Researc        | ch Objectives                         | 4    |
|         | 1.4         | Scope of       | of Work                               | 4    |
|         | 1.5         | Researc        | ch Contributions                      | 5    |
|         | 1.6         | Thesis         | Organization                          | 6    |
| 2       | LITE        | RATURE         | REVIEW                                | 8    |
|         | 2.1         | Conven         | tional Network-on-Chip and Its Design |      |
|         |             | Issues         |                                       | 8    |
|         | 2.2         | Wireles        | ss Network-on-Chip                    | 11   |
|         |             | 2.2.1          | WiNoC Topology                        | 12   |
|         |             | 2.2.2          | WiNoC Routing and Data Transmission   |      |
|         |             |                | Protocol                              | 17   |
|         |             | 2.2.3          | Modulation Techniques in WiNoC        | 20   |
|         |             | 2.2.4          | WiNoC Transceiver Systems             | 21   |
|         |             | 2.2.5          | On-Chip Antenna                       | 24   |

|   |      |                   |                                         | viii |
|---|------|-------------------|-----------------------------------------|------|
|   |      | 2.2.6             | Selection of WiNoC Architectures        | 26   |
|   | 2.3  |                   | Saceted WiNoC Design Consideration      | 29   |
|   | 2.3  |                   | <b>C</b>                                | 29   |
|   | 2.4  | 2.4.1             | Power and Energy in NoC Platforms       | 30   |
|   |      | 2.4.1             | Power and Energy Issues in NoC          | 32   |
|   | 2.5  |                   | Power and Energy Issues in WiNoC        |      |
|   | 2.5  | Cnapte            | r Summary                               | 35   |
| 3 | RESE | ARCH PI           | ROCESS                                  | 36   |
|   | 3.1  | Researc           | ch Approach and Top-Level Perspective   | 36   |
|   | 3.2  | Tools a           | and Design Environment                  | 40   |
|   |      | 3.2.1             | Quartus II                              | 40   |
|   |      | 3.2.2             | Mentor Graphics ModelSim                | 41   |
|   |      | 3.2.3             | Synopsys Design Compiler                | 41   |
|   |      | 3.2.4             | Winoxim: A Noxim Extension              | 42   |
|   | 3.3  | Criteria          | a of Proofs                             | 43   |
|   |      | 3.3.1             | Friis Transmission Equation             | 43   |
|   |      | 3.3.2             | Modelling WiNoC Transceiver Transmis-   |      |
|   |      |                   | sion Power                              | 45   |
|   |      | 3.3.3             | Adaptive Energy Management              | 49   |
|   | 3.4  | Design            | Verification                            | 51   |
|   |      | 3.4.1             | Reconfigurable Transmission Power       |      |
|   |      |                   | Management: Verification Parameters     | 51   |
|   |      | 3.4.2             | Adaptive Packet Relocator: Verification |      |
|   |      |                   | Parameters                              | 52   |
|   |      | 3.4.3             | SPLASH-2 and PARSEC Benchmarks          | 53   |
|   | 3.5  | Chapte            | r Summary                               | 54   |
| 4 | DECC | MIEICHID          | ADIE TO ANOMITONIO DOMED                |      |
| 4 |      | ONFIGUR<br>AGEMEN |                                         | 55   |
|   | 4.1  | Reconf            | igurable Transmitting Power Management  |      |
|   |      | Scheme            | e                                       | 55   |
|   |      | 4.1.1             | Centralized Reconfigurable Transmitting |      |
|   |      |                   | Power Scheme                            | 57   |
|   |      | 4.1.2             | Distributed Reconfigurable Transmitting |      |
|   |      |                   | Power Scheme                            | 59   |

Architecture of Reconfigurable Transmitting Power

61

4.2

Scheme

|   |       | 4.2.1     | Centraliz  | ed Reconfigurable Tr   | ransmitting |    |
|---|-------|-----------|------------|------------------------|-------------|----|
|   |       |           | Power M    | lanagement Scheme      |             | 62 |
|   |       |           | 4.2.1.1    | Power Manager          |             | 62 |
|   |       |           | 4.2.1.2    | Variable Gain Con      | troller and |    |
|   |       |           |            | Control Network        |             | 65 |
|   |       |           | 4.2.1.3    | Implementation or      | n WiNoC     |    |
|   |       |           |            | Platforms              |             | 66 |
|   |       | 4.2.2     | Distribut  | ed Reconfigurable Tr   | ransmitting |    |
|   |       |           | Power M    | anagement Scheme       | _           | 67 |
|   |       |           | 4.2.2.1    | Reconfigurable Vari    | iable Gain  |    |
|   |       |           |            | Controller             |             | 68 |
|   |       |           | 4.2.2.2    | Control Network        |             | 68 |
|   |       |           | 4.2.2.3    | Implementation or      | n WiNoC     |    |
|   |       |           |            | Platforms              |             | 70 |
|   | 4.3   | Experime  | ental Resu | ılts and Analysis      |             | 72 |
|   |       | 4.3.1     | Effects o  | f Reconfiguration Per  | iods        | 72 |
|   |       | 4.3.2     | Effects o  | f Reconfiguration Stat | tes         | 76 |
|   |       | 4.3.3     | Effects o  | f Packet Injection Rat | tes         | 77 |
|   |       | 4.3.4     | Effects    | of Selection of Th     | he Recon-   |    |
|   |       |           | figurable  | Transmitting Power     | er Scheme   |    |
|   |       |           | (Centrali  | zed versus Distributed | (t          | 81 |
|   |       | 4.3.5     | Performa   | ance of SPLASH-2 an    | d PARSEC    |    |
|   |       |           | Benchma    | ark Suites             |             | 83 |
|   |       | 4.3.6     | Effects o  | f Packet Lengths on V  | GA Power    |    |
|   |       |           | Consump    | otion                  |             | 87 |
|   |       | 4.3.7     | Effects o  | f Area and Power Ove   | erheads     | 88 |
|   | 4.4   | Chapter S | Summary    |                        |             | 89 |
|   |       |           |            |                        |             |    |
| 5 | ADAPT | IVE PAC   | KET REI    | LOCATOR                |             | 90 |
|   | 5.1   | Adaptive  | Packet R   | elocator Scheme        |             | 90 |
|   |       | 5.1.1     | Adaptive   | Packet Relocator       |             | 91 |
|   |       | 5.1.2     | Joint Sch  | neme: Adaptive Packe   | t Relocator |    |
|   |       |           | and Cent   | ralized Reconfigurable | e Transmit- |    |
|   |       |           | ting Pow   | er                     |             | 95 |
|   | 5.2   | Architect | ture of Ad | laptive Packet Relocat | or Scheme   | 96 |
|   |       | 5.2.1     | Adaptive   | Packet Relocator       |             | 97 |
|   |       |           | 5.2.1.1    | Adaptive Packet        | Relocator   |    |
|   |       |           |            | Module                 |             | 97 |
|   |       |           | 5.2.1.2    | Control Network        |             | 98 |
|   |       |           |            |                        |             |    |

|     | 5.2.2  | Joint Sc.  | heme: Adaptive Packet Relocator   |     |
|-----|--------|------------|-----------------------------------|-----|
|     |        | and Cen    | tralized Reconfigurable Transmit- |     |
|     |        | ting Pow   | ver                               | 99  |
|     |        | 5.2.2.1    | Implementation on WiNoC           |     |
|     |        |            | Platforms                         | 100 |
| 5.3 | Experi | mental Res | ults and Discussion               | 104 |
|     | 5.3.1  | Results    | of Adaptive Packet Relocator      |     |
|     |        | Scheme     |                                   | 104 |
|     |        | 5.3.1.1    | Effects of Energy Thresholds      | 104 |
|     |        | 5.3.1.2    | Effects of Relocation Period      | 107 |
|     |        | 5.3.1.3    | Effects of Packet Injection       |     |
|     |        |            | Rates                             | 109 |
|     |        | 5.3.1.4    | Performance of SPLASH-2 and       |     |
|     |        |            | PARSEC Benchmark Suites           | 112 |
|     | 5.3.2  | Results    | of Joint Reconfigurable Transmit- |     |
|     |        | ting Pow   | ver and Packet Relocator Scheme   | 115 |
|     |        | 5.3.2.1    | Joint Reconfigurable Transmit-    |     |
|     |        |            | ting Power and Packet Reloca-     |     |
|     |        |            | tor: Effects of Reconfiguration   |     |
|     |        |            | Periods                           | 115 |
|     |        | 5.3.2.2    | Joint Reconfigurable Transmit-    |     |
|     |        |            | ting Power and Packet Reloca-     |     |
|     |        |            | tor: Effects of Reconfiguration   |     |
|     |        |            | States                            | 118 |
|     |        | 5.3.2.3    | Joint Reconfigurable Transmit-    |     |
|     |        |            | ting Power and Packet Re-         |     |
|     |        |            | locator: Effects of Energy        |     |
|     |        |            | Thresholds                        | 120 |
|     |        | 5.3.2.4    | Joint Reconfigurable Transmit-    |     |
|     |        |            | ting Power and Packet Relo-       |     |
|     |        |            | cator: Effects of Relocation      |     |
|     |        |            | Period                            | 122 |
|     |        | 5.3.2.5    | Joint Reconfigurable Transmit-    |     |
|     |        |            | ting Power and Packet Reloca-     |     |
|     |        |            | tor: Packet Injection Rates       | 125 |
|     | 5.3.3  | Compara    | ative Performance Evaluation      | 129 |
| 5.4 | Chapte | r Summary  |                                   | 131 |
|     |        |            |                                   |     |

| 6.1        |     | Contrib   | outions of Thesis   |                 |       | 132 |
|------------|-----|-----------|---------------------|-----------------|-------|-----|
|            |     | 6.1.1     | Reconfigurable      | Transmitting    | Power |     |
|            |     |           | Scheme              |                 |       | 132 |
|            |     | 6.1.2     | Adaptive Packet     | Relocator Schen | ne    | 133 |
|            | 6.2 | Direction | ons for Future Work | XS .            |       | 135 |
| REFERENC   | ES  |           |                     |                 |       | 136 |
| Appendix A |     |           |                     |                 |       | 148 |

## LIST OF TABLES

| TABLE NO. | TITLE                                                      | PAGE |
|-----------|------------------------------------------------------------|------|
| 2.1       | Comparison of bus based system with NoC.                   | 9    |
| 2.2       | WiNoC architectures characteristics working in different   |      |
|           | frequency ranges.                                          | 27   |
| 2.3       | Current WiNoC architecture strategies on power and energy  |      |
|           | management.                                                | 33   |
| 3.1       | 3-bit code word representing seven power steps in the VGA  |      |
|           | look-up table.                                             | 49   |
| 3.2       | SPLASH-2 and PARSEC benchmark suites used in this          |      |
|           | thesis.                                                    | 54   |
| 4.1       | SPLASH-2 and PARSEC benchmark suites energy dissi-         |      |
|           | pation comparison applied on WCube and iWise WiNoC         |      |
|           | architectures.                                             | 84   |
| 4.2       | SPLASH-2 and PARSEC benchmark suites latency compari-      |      |
|           | son applied on WCube and iWise WiNoC architectures.        | 85   |
| 4.3       | Area and power overheads of the proposed centralized       |      |
|           | reconfigurable transmitting power design.                  | 88   |
| 5.1       | Individual reduced latency of SPLASH-2 and PARSEC          |      |
|           | benchmark suites when the adaptive packet relocator is     |      |
|           | applied on WCube and iWise WiNoC architectures for high    |      |
|           | PIR.                                                       | 112  |
| 5.2       | SPLASH-2 and PARSEC benchmark suites energy dissi-         |      |
|           | pation comparison applied on WCube and iWise WiNoC         |      |
|           | architectures.                                             | 113  |
| 5.3       | SPLASH-2 and PARSEC benchmark suites latency compari-      |      |
|           | son applied on WCube and iWise WiNoC architectures.        | 114  |
| 5.4       | Individual reduced latency of SPLASH-2 and PARSEC          |      |
|           | benchmark suites when the joint scheme is applied on WCube |      |
|           | and iWise WiNoC architectures for high PIR.                | 128  |

5.5 SPLASH-2 and PARSEC benchmark suites energy dissipation comparison applied on WCube and iWise WiNoC architectures.

130

# LIST OF FIGURES

| FIGURE NO | . TITLE                                                                 | PAGE |
|-----------|-------------------------------------------------------------------------|------|
| 2.1       | Examples of commonly used two-dimensional NoC topolo-                   |      |
|           | gies.                                                                   | 10   |
| 2.2       | A possible 4×4 WiNoC architecture                                       | 13   |
| 2.3       | Possible radio hubs topology in WiNoC : (a) ring (b) star (c)           |      |
|           | tree (d) mesh                                                           | 14   |
| 2.4       | Examples of several WiNoC architectures for 64-core                     |      |
|           | network size.                                                           | 16   |
| 2.5       | Packet protocol for WiNoC system. dest_id field contains the            |      |
|           | packet's destination subnet and core addresses.                         | 20   |
| 2.6       | OOK transceiver system block diagram.                                   | 23   |
| 2.7       | Comparison of radiation patterns between zigzag and linear              |      |
|           | dipole antennas.                                                        | 25   |
| 2.8       | Baseline WiNoC platforms for the proposed reconfigurable                |      |
|           | transmitting power management strategy                                  | 28   |
| 3.1       | Flow chart of the steps taken to achieve the objectives in this         |      |
|           | thesis.                                                                 | 39   |
| 3.2       | Top level perspective of the work done in this thesis. Detailed         |      |
|           | explanations of the work are described in Section 3.2.                  | 40   |
| 3.3       | Friis transmission equation: geometrical orientation of                 |      |
|           | transmitting and receiving antennas. Considering a spherical            |      |
|           | coordinate system, $\phi$ is the azimuthal angle in the XY plane,       |      |
|           | where the X axis is 0 and Y axis is 90. $\theta$ is the elevation angle |      |
|           | where the Z-axis is 0 and the XY plane is 90.                           | 44   |
| 3.4       | Attenuation map of $G_a$ for tiles $T0$ , $T1$ , $T4$ and $T5$ . Other  |      |
|           | maps are obtained using mesh-based symmetry structure.                  | 46   |
| 3.5       | Characterization of required received power (X-axis) for                |      |
|           | different data rate in dBm against BER (Y-axis) in OOK                  |      |
|           | modulation scheme. The graph is obtained by manipulating                |      |
|           | combination of Eq. (3.6) and Eq. (3.7).                                 | 47   |

| 4.1  | A possible centralized architecture for $2\times2$ WiNoC radio |    |
|------|----------------------------------------------------------------|----|
|      | hubs.                                                          | 58 |
| 4.2  | System block diagram of the distributed reconfigurable         |    |
|      | transmitting power architecture.                               | 61 |
| 4.3  | Block diagram of the architecture implementing the proposed    |    |
|      | WiNoC scheme                                                   | 63 |
| 4.4  | Proposed power manager module: (a) Top level view. (b)         |    |
|      | Internal architecture.                                         | 64 |
| 4.5  | Proposed power manager module implemented on two               |    |
|      | WiNoC architectures: (a) iWise. (b) WCube.                     | 67 |
| 4.6  | Control network architecture: (a) A possible floorplan for     |    |
|      | 3×3 radio hubs WiNoC (b) Internal architecture of the control  |    |
|      | switch block implementing token ring flow control              | 69 |
| 4.7  | Implementation of the distributed power manager module on      |    |
|      | two WiNoC architectures supporting Figure 4.6: (a) iWise (b)   |    |
|      | WCube                                                          | 71 |
| 4.8  | The energy dissipation for (a) WCube (b) iWise and latency     |    |
|      | impacts for (c) WCube (d) iWise between the baseline and       |    |
|      | the proposed centralized reconfigurable transmitted power      |    |
|      | design. Different RP values are used and verified using        |    |
|      | SPLASH-2 and PARSEC benchmark suites.                          | 73 |
| 4.9  | Analysis of performance in terms of energy savings for (a)     |    |
|      | WCube (b) iWise and latency impacts for (c) WCube (d)          |    |
|      | iWise on WiNoC architectures verified with SPLASH-2 and        |    |
|      | PARSEC benchmark suites.                                       | 74 |
| 4.10 | The latency impact of WiNoC architectures implementing the     |    |
|      | proposed design with varied RS: (a) WCube (b) iWise.           | 76 |
| 4.11 | The latency overheads impact on WiNoC architectures            |    |
|      | implementing the proposed design with varied RS and            |    |
|      | verified using SPLASH-2 and PARSEC benchmark suites: (a)       |    |
|      | WCube (b) iWise.                                               | 77 |
| 4.12 | Performance comparison in terms of energy dissipation for      |    |
|      | (a) WCube (b) iWise and latency impacts for (c) WCube (d)      |    |
|      | iWise between the baseline WCube and iWise architectures       |    |
|      | for three different PIR categories.                            | 78 |

| 4.13       | The energy savings for (a) WCube (b) iWise and latency overheads analysis for (c) WCube (d) iWise on WiNoC architectures implementing the proposed design with three |     |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|            | different PIR categories and verified using SPLASH-2 and                                                                                                             |     |
|            | PARSEC benchmark suites.                                                                                                                                             | 80  |
| 4.14       | Detailed flits energy saving for three injection rate categories.                                                                                                    | 81  |
| 4.15       | Performance analysis in terms of (a) energy savings and                                                                                                              |     |
|            | (b) latency impacts on WiNoC architectures between the                                                                                                               |     |
|            | centralized and distributed reconfigurable transmitted power                                                                                                         |     |
|            | schemes.                                                                                                                                                             | 82  |
| 4.16       | Performance analysis in terms of energy savings for (a)                                                                                                              |     |
|            | WCube (b) iWise and latency impacts for (c) WCube (d)                                                                                                                |     |
|            | iWise using seven application files in the SPLASH-2 and                                                                                                              |     |
|            | PARSEC benchmark suites.                                                                                                                                             | 86  |
| 4.17       | Power consumption per packet in VGA controller for                                                                                                                   |     |
|            | different packet lengths of 10 flits.                                                                                                                                | 88  |
| 5.1        | Finite state machine implementing the proposed energy aware                                                                                                          |     |
|            | method.                                                                                                                                                              | 93  |
| 5.2        | Block diagram of the architecture implementing the proposed                                                                                                          |     |
|            | WiNoC scheme.                                                                                                                                                        | 96  |
| 5.3        | Proposed adaptive packet relocator module.                                                                                                                           | 98  |
| 5.4        | Network access control architecture: (a) A possible floorplan                                                                                                        |     |
|            | for $3\times3$ radio hubs WiNoC. (b) Control switch block                                                                                                            |     |
|            | implementing token ring flow control.                                                                                                                                | 99  |
| 5.5        | Baseline WiNoC platforms for the proposed the adaptive                                                                                                               | 101 |
| T. C       | packet relocator strategy: (a) iWise (b) WCube                                                                                                                       | 101 |
| 5.6        | Implementation of hybrid reconfigurable transmitting power                                                                                                           |     |
|            | and adaptive relocator design on baseline WiNoC platforms:                                                                                                           | 102 |
| <i>5.7</i> | (a) iWise (b) WCube                                                                                                                                                  | 103 |
| 5.7        | Energy threshold in terms of energy dissipation for (a)                                                                                                              |     |
|            | WCube (b) iWise and latency impacts for (c) WCube (d)                                                                                                                |     |
|            | iWise with the adaptive packet relocator design verified                                                                                                             |     |
|            | using seven application files in the SPLASH-2 and PARSEC                                                                                                             | 105 |
| 5 0        | benchmark suites.                                                                                                                                                    | 105 |
| 5.8        | Performance analysis in terms of energy threshold impact                                                                                                             |     |
|            | on WiNoC architectures with the adaptive packet relocator                                                                                                            |     |
|            | design verified using seven application files in the SPLASH-2 and PARSEC benchmark suites: (a) WCube (b) iWise.                                                      | 106 |
|            | 4 and PARSEC Denchmark Suites. (a) WCube (b) 1W18e.                                                                                                                  | เบต |

| 5.9  | Relocation periods in terms of energy dissipation for (a)                  |     |
|------|----------------------------------------------------------------------------|-----|
|      | WCube (b) iWise and latency impacts for (c) WCube (d)                      |     |
|      | iWise with the adaptive packet relocator design verified                   |     |
|      | using seven application files in the SPLASH-2 and PARSEC benchmark suites. | 108 |
| 5 10 |                                                                            | 100 |
| 5.10 | Performance analysis in terms of energy overheads on                       |     |
|      | WCube and iWise architectures with the adaptive packet                     |     |
|      | relocator design as compared to their baseline architectures:              | 100 |
| F 11 | (a) WCube (b) iWise.                                                       | 109 |
| 5.11 | Packet injection rates in terms of energy dissipation for (a)              |     |
|      | WCube (b) iWise and latency for (c) WCube (d) iWise with                   |     |
|      | the adaptive packet relocator design verified using seven                  |     |
|      | application files in the SPLASH-2 and PARSEC benchmark                     |     |
|      | suites.                                                                    | 110 |
| 5.12 | Performance analysis in terms of energy overheads on                       |     |
|      | WiNoC architectures with the adaptive packet relocator                     |     |
|      | design verified using seven application files in the SPLASH-2              |     |
|      | and PARSEC benchmark suites: (a) WCube (b) iWise.                          | 111 |
| 5.13 | Performance analysis of SPLASH-2 and PARSEC benchmark                      |     |
|      | suites in terms of energy overheads impact on WiNoC                        |     |
|      | architectures with the adaptive packet relocator design                    |     |
|      | verified using seven application files: (a) WCube (b) iWise.               | 114 |
| 5.14 | Reconfiguration period in terms of energy dissipation for (a)              |     |
|      | WCube (b) iWise and latency impacts for (c) WCube (d)                      |     |
|      | iWise with the joint adaptive packet relocator with centralized            |     |
|      | reconfigurable transmitting power design verified using seven              |     |
|      | application files in the SPLASH-2 and PARSEC benchmark                     |     |
|      | suites.                                                                    | 117 |
| 5.15 | Energy savings on WiNoC architectures with the adaptive                    |     |
|      | packet relocator design verified using seven application files             |     |
|      | in the SPLASH-2 and PARSEC benchmark suites: (a)                           |     |
|      | WCube (b) iWise.                                                           | 117 |
| 5.16 | The reconfiguration state performance impacts in terms of                  |     |
|      | energy dissipation for (a) WCube (b) iWise and latency for                 |     |
|      | (c) WCube (d) iWise in WiNoC architectures implementing                    |     |
|      | the proposed joint scheme with varied RS.                                  | 119 |
|      | the proposed joint scheme with varied RS.                                  | 119 |

| 5.17 | The energy savings impact on WiNoC architectures                |     |
|------|-----------------------------------------------------------------|-----|
|      | implementing the proposed joint scheme with varied RS and       |     |
|      | verified using SPLASH-2 and PARSEC benchmark suites: (a)        |     |
|      | WCube (b) iWise.                                                | 120 |
| 5.18 | Energy thresholds in terms of energy dissipation for (a)        |     |
|      | WCube (b) iWise and latency impacts for (c) WCube (d)           |     |
|      | iWise in WiNoC implementing the proposed joint scheme           |     |
|      | verified using seven application files in the SPLASH-2 and      |     |
|      | PARSEC benchmark suites.                                        | 121 |
| 5.19 | Energy savings on WiNoC architectures implementing the          |     |
|      | proposed joint scheme verified using seven application files in |     |
|      | the SPLASH-2 and PARSEC benchmark suites: (a) WCube             |     |
|      | (b) iWise.                                                      | 122 |
| 5.20 | Relocation period in terms of energy dissipation for (a)        |     |
|      | WCube (b) iWise and latency impacts for (c) WCube (d)           |     |
|      | iWise implementing the proposed joint scheme verified using     |     |
|      | seven application files in the SPLASH-2 and PARSEC              |     |
|      | benchmark suites.                                               | 124 |
| 5.21 | Performance analysis in terms of energy savings impact          |     |
|      | on WiNoC architectures implementing the proposed joint          |     |
|      | scheme verified using seven application files in the SPLASH-    |     |
|      | 2 and PARSEC benchmark suites: (a) WCube (b) iWise.             | 125 |
| 5.22 | PIR in terms of energy dissipation for (a) WCube (b) iWise      |     |
|      | and latency impacts for (c) WCube (d) iWise implementing        |     |
|      | the proposed joint scheme verified using seven application      |     |
|      | files in the SPLASH-2 and PARSEC benchmark suites.              | 126 |
| 5.23 | Performance analysis in terms of energy savings impact          |     |
|      | on WiNoC architectures implementing the proposed joint          |     |
|      | scheme verified using seven application files in the SPLASH-    |     |
|      | 2 and PARSEC benchmark suites: (a) WCube (b) iWise.             | 127 |
| 5.24 | Performance analysis in terms of energy dissipation impact      |     |
|      | on WiNoC architectures implementing the proposed joint          |     |
|      | scheme verified using seven application files in the SPLASH-    |     |
|      | 2 and PARSEC benchmark suites.                                  | 129 |

#### LIST OF ABBREVIATIONS

ASK-OOK – Amplitude Shift Keying - On-Off Keying

ADC – Analog to Digital Converter

BPSK – Binary Phase Shift Keying

BER – Bit Error Rate

CNT – Carbon-Nanotube

CMU – Central Monitoring Unit

CMOS – Complementary Metal-Oxide Semiconductor

CAD – Computer-Aided Design

Cs – Control Switch

dB – Decibels

DSM – Deep Submicron

DAC – Digital to Analog Converter

FDMA – Frequency Division Multiple Access

GHz – Gigahertz

HDL – Hardware Description Language

HEMT – High Electron Mobility Transistors

HFSS – High Frequency Structural Simulator

ID – Identification Number

IP – Intellectual Property

ITRS – International Technology Roadmap for Semiconductors

LNA – Low-noise Amplifier

MTTF – Mean-Time-to-Failure

MPSoC – Multiprocessor System-on-Chip

MWCNT – Multi-Walled Carbon Nanotube

NoC – Network-on-chip

OOK – On-Off Keying

PIR – Packet Injection Rate

pJ – pico Joule

PA – Power Amplifier

PARSEC – Princeton Application Repository for Shared-Memory

Computers

PE – Processing Element

RF – Radio Frequency

RAW – Raw Architecture Workstation

R-VGA – Reconfigurable Voltage Gain Amplifier

RP – Reconfiguration Period
RS – Reconfiguration State

RTL – Register Transfer Language

SIA – Semiconductor Industry Association

SNR – Signal to Noise Ratio

SiGE HBT – Silicon-Germanium Heterojunction Bipolar Transistors

SA – Simulated Annealing

sub-THz – Sub-Terahertz
SoC – System-on-Chip

THz – Terahertz

UWB – Ultra Wideband

UCDB – Unified Coverage Database

VGA – Variable Gain Amplifier

VLSI – Very Large Scale Integration

VCO – Voltage Controlled Oscillator

VSWR – Voltage Standing Wave Ratio

WiNoC – Wireless Network-on-Chip

### LIST OF APPENDICES

| APPENDIX |                      | TITLE | PAGE |  |
|----------|----------------------|-------|------|--|
| Δ        | List of Publications |       | 148  |  |

#### **CHAPTER 1**

#### INTRODUCTION

#### 1.1 Introduction

Network-on-chip (NoC) architectures are made up of a large number of intellectual property (IP) blocks, or commonly known as cores [1, 2]. This platform facilitates cores communication parallelism to reduce execution time and achieve high performance. It was predicted that the rapid advancement in many-core SoC would make the number of processing cores to increase rapidly on a single die over the next few years [3]. With the continuous technology scaling and integration in many-core architectures, global wire delays increase greater than the gate delays. Furthermore, with faster clock rates, eighty percent of critical path delays are contributed by the interconnects [4], which results in multiple clock cycle delays for data traversing throughout the platform. This shows that it is an important measure in many-core architectures to find alternatives for the enabling solutions to the conventional interconnects. Therefore, many-core architectures have embarked on a perspective shift from computation-centric to communication-centric as the number of cores in a chip increases [5,6].

Network-on-chip (NoC) is an on-chip communication network introduced to enable integration of multiple cores in on-chip ambience [2]. It allows parallel communication among all cores to improve inter-core performance. Several NoC designs ranging from application-specific to general-purpose platforms have been developed since the inception of NoCs such as ×pipes [7], Æthereal [8] and Proteo [9]. Despite the advantages of NoC, the increasing number of cores in many-core architectures limits the NoC performance in terms of latency and power consumption. Although the interconnect frequency becomes higher with the aggressive very large scale integration (VLSI) technology scaling and growing computational complexity demand, high power consumption of the total system power mainly due to NoC's

multi-hop communication nature has emerged.

Future deep submicron (DSM) technologies, operating frequency, transistor density and design complexity of many-core system-on-chip (MPSoC) will continue to make latency, power and temperature dissipation a major design concern [6]. High power density per-core is resulted from increasing number of transistors that contributes to hot spot formation at respective cores which accelerates static power dissipation and mean-time-to-failure (MTTF) problems in SoC, which lead to reliability issues. Some NoC prototypes significantly show NoCs taking substantial portion of system power e.g ~40% in RAW chip [10] and ~30% in Intel 80 core teraflop chip [11]. In addition to that, International Technology Roadmap for Semiconductors (ITRS) predicts that the industry will need to explore new on-chip communication perspective because the wire-based interconnects will no longer improve performance metric in the future many-core architectures [4]. Hence, several improved NoC architectures have been proposed such as 3D NoCs [12, 13], photonic NoC [14–16] and wireless NoC (WiNoC) [17–20].

WiNoC introduces long-range and high bandwidth radio frequency (RF) interconnects that can possibly reduce the multi-hop communication of the planar metal interconnects in conventional NoC platforms. On average, implementing WiNoC architecture improves about 20% performance and 30% energy savings over the fully wired NoC links [17,21]. For instance, WCube and Ultra Wideband (UWB) designs reduce latency by about 20% - 45% and 23% respectively [20, 22]. Besides improving the performance and energy metrics, WiNoC overcomes the scalability problem in traditional NoC as the network size increases with time. Advances in Complementary Metal-Oxide Semiconductor (CMOS) technology has shown possible integration of antenna operating in millimeter-wave range frequency and transceivers onto a single chip [23]. Furthermore, carbon-nanotube (CNT) antenna operating in optical frequencies has also been explored [24]. Researchers have proven potential communication hybrid between the prominent NoCs and wireless module. A group of cores can be clustered together for integration with the top layer wireless transceiver module to reduce communication hops especially between distant cores as compared to the conventional wired links NoC. The wireless links network in WiNoC is augmented to the traditional NoC interconnect network. Several WiNoC designs, namely McWiNoC [20], iWise [19] and mmSwNoC [18] employ this cluster-based concept.

#### 1.2 Problem Statement

Power and energy management continue to play an important role in the on-chip communication issue, even for WiNoC. Despite the improvement in communication performance over the conventional NoCs, the major contribution of WiNoC power consumption is due to the radio transmitter front-end connected to the antenna. It has been shown that RF transmitter front-end dissipates about 50% in [25] and about 74% in [26] for the network size of 128, 256 and 512 cores from the total WiNoC transceiver power consumption. Current WiNoC efforts employ the maximum transmitting power for each transmitter regardless of the physical location of the receiver antenna.

Previous works in the context of WiNoCs are based on fixed transmitting power regardless of the physical location of destination nodes that is able to guarantee a certain reliability level (in terms of bit error rate (BER) in the worst case scenario) such as in [19, 20, 27]. However, some receiver locations may be oversupplied by the transmitting power, leading to the waste of energy. Mineo et al. [28] proposed a configurable transmitter with transmission power based on physical location of the receiver. It has been shown that such transmitters allow significant power saving with a negligible impact in terms of area and delay. However, the transceiver power manager has to be configured offline by means of an extensive characterization phase which requires either time consuming field solver simulations or direct measurement of real context. This one-off configuration technique requires robust and accurate field solver simulator of radiating fields in CMOS substrates, and many commercial field solver simulators have not been rigorously tested or verified in on-chip integration level [29]. Another approach is by Ganguly et al. [18], who proposed a dynamic voltage and frequency scaling technique based on predictive core switching rate implemented at the wired link layer of WiNoC without considering reliability level at the wireless link.

Another important aspect in WiNoC is the energy distribution. High transmission power consumption with constant maximum power makes WiNoC suffers from significant energy and load imbalance among RF modules which leads to hotspot formation, thus affecting the reliability requirement of the network system. Computation and communication loads vary over time depending on various intrinsic and extrinsic factors such as power saving mode specification, data streaming and long duration of data transmission. These features necessitate extra computation and communication run-time efforts causing load imbalance and potential hotspot formation.

The communication density grows higher as distant cores communicate, inextricably linked to heavy resource utilization and eventually cause high energy consumption. A task migration scheme based on predictive task allocation to balance the energy distribution in WiNoC has been proposed through thermal management in [30]. However, both wired and wireless links must be considered in this scheme which results in complexity in terms of implementation. Consequently, besides transmitting power management, other characteristics such as dynamic energy management on WiNoC platform which can offer improvement in energy distribution while satisfying system reliability constraint must be considered in the search of the power and energy optimization in WiNoC system.

#### 1.3 Research Objectives

As the power and energy management issues in WiNoC have been highlighted in the Section 1.2, the objectives focus mainly at addressing the transmitting power as well as managing the energy issues in order to achieve optimized power and balanced energy distribution in WiNoC. The principal objectives of this thesis can be summarized as below:

- 1. To design a reconfigurable transmission power management module in WiNoC platform to achieve energy saving with limited performance degradation.
- 2. To design an adaptive energy-aware packet relocator module to achieve improved energy distribution in WiNoC platform.
- 3. To design and verify a joint reconfigurable transmission power management and energy-aware packet relocator module on WiNoC platform by integrating designs in (1.) and (2.) to achieve energy saving and energy distribution on WiNoC platforms.

#### 1.4 Scope of Work

The work in this thesis uses a combination of tools mostly obtained from open source repositories. These available NoC repositories open up new exploration for new NoC paradigm such as 3D NoC [31], hardware/software cosimulation [32] and WiNoC [33]. The works in this thesis have been benchmarked with benchmark suites

from an open source repository. These multithreaded workloads [34] are used in the simulator to evaluate the energy and latency parameters achieved as compared to the baseline parameters. The scope of this thesis are summarized as follows:

- 1. The proposed designs are developed in SystemC and modeled using the extended version of Noxim simulator [33] that supports wireless communication.
- 2. Attenuation map based on the communication between source and destination radio hub for the 64-core network size is used throughout the work in this thesis. This work is based on the work of Mineo *et al.* [28].
- 3. The proposed designs are implemented on two WiNoC architectures namely WCube [22] and iWise [19] These architectures are developed on the conventional mesh-based NoC. However, the proposed designs are also implementable on other WiNoC platforms.
- 4. The works are evaluated based on real traffic that cover various application domains such as high performance computing, media processing, animation and data mining.
- 5. The network size in consideration is set to 64 cores, to suit the utilized benchmark suites which support the network size.
- 6. Power and area overheads occupied by the designs are analysed using Synopsis Design and Power Compiler. The power metric is used in the simulation that contributes a fraction of the total power consumption of the designs.

#### 1.5 Research Contributions

This work proposes two novel designs to realize the thesis objectives. Each following subsection describes brief contributions achieved by the three thesis objectives. Further research contributions are discussed in detail in Chapter 6.

#### 1. Reconfigurable Transmission Power

This work proposes a mechanism for reducing the power dissipation of transmitters in WiNoC architectures, given a certain reliability requirement expressed in term of maximum allowable error rate. A power management scheme that is able to dynamically tune the transmitting power of each communicating transmitter-receiver pair to meet this requirement with minimum energy consumption has been employed. The power manager is an independent

entity which regulates the transmitting power in part or for the whole WiNoC. By allowing the self-calibration scheme on WiNoC, the network is able to self-organize power consumption to achieve reliability. Significant energy savings have been achieved as this design is utilized on WiNoC platforms used.

#### 2. Adaptive Packet Relocator

In this part of work, a dynamic energy management on WiNoC platform is proposed to offer energy consumption improvement while satisfying system reliability constraint. An energy-aware packet relocator scheme has been proposed which, based on transmission energy consumption and predefined energy threshold, packets are routed to adjacent transmitter for communication with destination radio hub, aiming at energy distribution in the network system. Hence, WiNoC is able to self-organize the energy distribution. Energy distribution has been achieved as the energy-aware design is utilized on WiNoC platforms used. In addition to that, distributed and lower energy dissipation have been observed when both designs are integrated in WiNoC system operation.

#### 1.6 Thesis Organization

This thesis is organized in six chapters. The rest of the thesis are organized as follow.

Chapter 2 introduces the background studies of WiNoC designs and theories such as the topology, data routing and transmission protocol as well as WiNoC transceiver system. It covers the literature information needed to implement the proposed designs in this thesis. Power and energy management issues in the conventional NoC as well as WiNoC are reviewed to highlight the significance of the proposed works.

Chapter 3 highlights the design methodologies implemented in this thesis. The first part of the chapter explains the research approach and top level overview to provide the overall perspectives of the works to achieve the objectives. The rest of the chapter detail out the research perspective mentioned in the first part such as tools and platforms, formulations and terminology used in analyzing the experimental results of the works. Design verification method using common benchmark suites is also presented at the end of the chapter.

Chapter 4 specifically presents the first objective of this thesis which is the proposed reconfigurable transmitting power scheme. The technique aims at achieving energy savings with limited performance degradation. Introduction to the theory on obtaining the required transmitting power to guarantee a certain error rate using a basic modulation technique is presented, followed by the detailed implementation of the proposed design on two WiNoC architectures. Verification has been done using SPLASH-2 and PARSEC benchmark application suites [35,36] and comparison analysis are presented.

Chapter 5 discusses the energy management strategy in WiNoC platforms. The background theories that lead to the implementation of the proposed work are presented, followed by the detailed architecture of the proposed packet relocator module on two WiNoC architectures. The platforms are benchmarked using SPLASH-2 and PARSEC benchmark application suites [35,36]. In the final part of the chapter, an integration of the power management with the energy aware packet relocation schemes is introduced, analysed and compared against baseline architectures to determine the best energy management approach in WiNoC platforms.

Finally, Chapter 6 presents the conclusions of the work in this thesis. It highlights the contributions to knowledge achieved in terms of energy savings as well as performance degradation when the proposed designs are implemented on WiNoC platforms. The directions for future work are discussed to serve as a basis for future research in the low-power and distributed energy issue in WiNoC architectures.

#### REFERENCES

- 1. Magarshack, P. and Paulin, P. G. System-on-chip beyond the nanometer wall. *Proceedings of the IEEE/ACM Design Automation Conference (DAC 2003)*. California, USA. 2003. 419–424.
- 2. Benini, L. and De Micheli, G. Networks on chips: a new SoC paradigm. *IEEE Computer*, 2002. 35(1): 70–78.
- 3. Tilera Corporation. URL http://www.tilera.com.
- 4. ITRS 2007. URL http://www.itrs.net/links/2007ITRS/Home2007.htm.
- 5. Bjerregaard, T. and Mahadevan, S. A survey of research and practices of network-on-chip. *ACM Computing Surveys (CSUR)*, 2006. 38(1): 1.
- 6. Pasricha, S. and Dutt, N. *On-chip communication architectures: system on chip interconnect*. Morgan Kaufmann. 2010.
- 7. Jalabert, A., Murali, S., Benini, L. and De Micheli, G. × pipesCompiler: a tool for instantiating application specific networks on chip. *Proceedings of IEEE Design, Automation and Test in Europe Conference and Exhibition (DATE 2004)*. Paris, France. 2004. 884–889.
- 8. Goossens, K., Dielissen, J. and Radulescu, A. Æthereal network on chip: concepts, architectures, and implementations. *IEEE Design & Test of Computers*, 2005. 22(5): 414–421.
- 9. Sigüenza-Tortosa, D., Ahonen, T. and Nurmi, J. Issues in the development of a practical NoC: the Proteo concept. *The VLSI Journal Integration*, 2004. 38(1): 95–105.
- Vangal, S., Howard, J., Ruhl, G., Dighe, S., Wilson, H., Tschanz, J., Finan, D., Iyer, P., Singh, A., Jacob, T. et al. An 80-tile 1.28 TFLOPS network-on-chip in 65nm CMOS. Proceedings of the IEEE International Solid-State Circuits Conference (ISSCC 2007), Digest of Technical Papers. California, USA. 2007. 98–99.
- 11. Kim, E. J., Yum, K. H., Link, G. M., Vijaykrishnan, N., Kandemir, M., Irwin,

- M. J., Yousif, M. and Das, C. R. Energy optimization techniques in cluster interconnects. *Proceedings of the International Symposium on Low Power Electronics and Design*. Seoul, Korea. 2003. 459–464.
- 12. Pavlidis, V. F. and Friedma, E. G. 3-D topologies for networks-on-chip. *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, 2007. 15(10): 1081–1090.
- 13. Feero, B. S. and Pande, P. P. Networks-on-chip in a three-dimensional environment: A performance evaluation. *IEEE Transactions on Computers*, 2009. 58(1): 32–45.
- 14. Shacham, A., Bergman, K. and Carloni, L. P. Photonic networks-on-chip for future generations of chip multiprocessors. *IEEE Transactions on Computers*, 2008. 57(9): 1246–1260.
- 15. Vantrease, D., Schreiber, R., Monchiero, M., McLaren, M., Jouppi, N. P., Fiorentino, M., Davis, A., Binkert, N., Beausoleil, R. G. and Ahn, J. H. Corona: System implications of emerging nanophotonic technology. *Proceedings of the 35th International Symposium on Computer Architecture* (ISCA 2008). Beijing, China. 2008. 153–164.
- 16. Pan, Y., Kumar, P., Kim, J., Memik, G., Zhang, Y. and Choudhary, A. Firefly: illuminating future network-on-chip with nanophotonics. *Proceedings of the 36th Annual International Symposium on Computer Architecture*. Texas, USA. 2009. 429–440.
- 17. Deb, S., Ganguly, A., Pande, P. P., Belzer, B. and Heo, D. Wireless NoC as interconnection backbone for multicore chips: Promises and challenges. *IEEE Journal on Emerging and Selected Topics in Circuits and Systems*, 2012. 2(2): 228–239.
- 18. Ganguly, A., Chang, K., Deb, S., Pande, P. P., Belzer, B. and Teuscher, C. Scalable hybrid wireless network-on-chip architectures for multicore systems. *IEEE Transactions on Computers*, 2011. 60(10): 1485–1502.
- 19. DiTomaso, D., Kodi, A., Kaya, S. and Matolak, D. iwise: Inter-router wireless scalable express channels for network-on-chips (nocs) architecture. *Proceedings of the IEEE 19th Annual Symposium on High Performance Interconnects (HOTI)*. California, USA. 2011. 11–18.
- Zhao, D. and Wang, Y. SD-MAC: Design and synthesis of a hardware-efficient collision-free QoS-aware MAC protocol for wireless network-on-chip. *IEEE Transactions on Computers*, 2008. 57(9): 1230–1245.
- 21. DiTomaso, D., Kodi, A., Matolak, D., Kaya, S., Laha, S. and Rayess, W.

- Energy-efficient adaptive wireless NoCs architecture. *Proceedings of the Seventh IEEE/ACM International Symposium on Networks on Chip (NoCS 2013)*. Arizona, USA. 2013. 1–8.
- 22. Lee, S.-B., Tam, S.-W., Pefkianakis, I., Lu, S., Chang, M. F., Guo, C., Reinman, G., Peng, C., Naik, M., Zhang, L. *et al.* A scalable micro wireless interconnect structure for CMPs. *Proceedings of the 15th Annual International Conference on Mobile Computing and Networking (MobiCom 2009)*. Beijing, China. 2009. 217–228.
- 23. Lin Jr, J., Wu, H.-T., Su, Y., Gao, L., Sugavanam, A., Brewer, J. E. *et al.* Communication using antennas fabricated in silicon integrated circuits. *IEEE Journal of Solid-State Circuits*, 2007. 42(8): 1678–1687.
- 24. Kempa, K., Rybczynski, J., Huang, Z., Gregorczyk, K., Vidan, A., Kimball, B., Carlson, J., Benham, G., Wang, Y., Herczynski, A. *et al.* Carbon nanotubes as optical antennae. *Advanced Materials*, 2007. 19(3): 421–426.
- 25. Daly, D. C. and Chandrakasan, A. P. An energy-efficient OOK transceiver for wireless sensor networks. *IEEE Journal of Solid-State Circuits*, 2007. 42(5): 1003–1011.
- 26. Yu, X., Sah, S. P., Deb, S., Pande, P. P., Belzer, B. and Heo, D. A wideband body-enabled millimeter-wave transceiver for wireless network-on-chip. *Proceedings of the IEEE 54th International Midwest Symposium on Circuits and Systems (MWSCAS)*. Seoul, Korea. 2011. 1–4.
- 27. Deb, S., Chang, K., Ganguly, A., Yu, X., Teuscher, C., Pande, P., Heo, D. and Belzer, B. Design of an efficient NoC architecture using millimeter-wave wireless links. *Proceedings of the 13th IEEE International Symposium on Quality Electronic Design (ISQED 2012)*. California, USA. 2012. 165–172.
- 28. Mineo, A., Palesi, M., Ascia, G. and Catania, V. An adaptive transmitting power technique for energy efficient mm-wave wireless nocs. *Proceedings of IEEE Design, Automation and Test in Europe Conference and Exhibition (DATE 2014)*. Dresden, Germany. 2014. 1–6.
- 29. Gutierrez Jr, F., Agarwal, S., Parrish, K. and Rappaport, T. S. On-chip integrated antenna structures in CMOS for 60 GHz WPAN systems. *IEEE Journal on Selected Areas in Communications*, 2009. 27(8): 1367–1378.
- 30. Murray, J., Wettin, P., Pande, P., Shirazi, B., Nerurkar, N. and Ganguly, A. Evaluating effects of thermal management in wireless NoC-enabled multicore architectures. *Proceedings of the IEEE International Green Computing Conference (IGCC 2013)*. Virginia, USA. 2013. 1–8.

- 31. Jheng, K.-Y., Chao, C.-H., Wang, H.-Y. and Wu, A.-Y. Traffic-thermal mutual-coupling co-simulation platform for three-dimensional network-on-chip. *Proceedings of IEEE International Symposium on VLSI Design Automation and Test (VLSI-DAT 2010)*. Hsin Chu, Taiwan. 2010. 135–138.
- 32. Kurimoto, Y., Fukutsuka, Y., Taniguchi, I. and Tomiyama, H. A hardware/software cosimulator for Network-on-Chip. *Proceedings of IEEE International SoC Design Conference (ISOCC 2013)*. Busan, Korea. 2013. 172–175.
- 33. Catania, V., Mineo, A., Monteleone, S., Palesi, M. and Patti, D. Noxim: An open, extensible and cycle-accurate network on chip simulator. *Proceedings of the IEEE 26th International Conference on Application-specific Systems, Architectures and Processors (ASAP 2015)*. Ontario, Canada. 2015. 162–163.
- 34. Woo, S. C., Ohara, M., Torrie, E., Singh, J. P. and Gupta, A. The SPLASH-2 programs: Characterization and methodological considerations. *Proceedings of the 22nd IEEE International Symposium on Computer Architecture*. Santa Margherita Ligure, Italy. 1995. 24–36.
- 35. Princeton Application Repository for Shared-Memory Computers. URL http://parsec.cs.princeton.edu/.
- 36. Bienia, C., Kumar, S. and Li, K. PARSEC vs. SPLASH-2: A quantitative comparison of two multithreaded benchmark suites on chip-multiprocessors. *Proceedings of IEEE International Symposium on Workload Characterization (IISWC 2008)*. Washington, USA. 2008. 47–56.
- 37. Ho, R., Mai, K. W., Horowitz, M. *et al.* The future of wires. *Proceedings of the IEEE*, 2001. 89(4): 490–504.
- 38. Meindl, J. D., Davis, J. A., Zarkesh-Ha, P., Patel, C. S., Martin, K. P. and Kohl, P. A. Interconnect opportunities for gigascale integration. *IBM Journal of Research and Development*, 2002. 46(2.3): 245–263.
- 39. Dally, W. J. and Towles, B. Route packets, not wires: On-chip interconnection networks. *Proceedings of IEEE Design Automation Conference (DAC 2001)*. Nevada, USA. 2001. 684–689.
- 40. Vermeulen, B., Dielissen, J., Goossens, K. and Ciordas, C. Bringing communication networks on a chip: test and verification implications. *IEEE Communications Magazine*, 2003. 41(9): 74–81.
- 41. Jayasimha, D., Zafar, B. and Hoskote, Y. On-chip interconnection networks: Why they are different and how to compare them. *Intel Corporation Platform*

- Architecture Research, 2006: 1–11.
- 42. "ITRS 2011 edition system drivers", International Technology Roadmap for Semiconductors, 2011.
- 43. Ogras, U. Y. and Marculescu, R. "It's a small world after all": NoC performance optimization via long-range link insertion. *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, 2006. 14(7): 693–706.
- 44. Kumar, A., Peh, L.-S., Kundu, P. and Jha, N. K. Toward ideal on-chip communication using express virtual channels. *IEEE Micro*, 2008. 28(1): 80–90.
- 45. Krishna, T., Kumar, A., Chiang, P., Erez, M. and Peh, L.-S. NoC with near-ideal express virtual channels using global-line communication. *Proceedings of the 16th IEEE Symposium on High Performance Interconnects (HOTI 2008)*. California, USA. 2008. 11–20.
- 46. Burke, P. J., Li, S. and Yu, Z. Quantitative theory of nanowire and nanotube antenna performance. *IEEE Transactions on Nanotechnology*, 2006. 5(4): 314–334.
- 47. Chang, K., Deb, S., Ganguly, A., Yu, X., Sah, S. P., Pande, P. P., Belzer, B. and Heo, D. Performance evaluation and design trade-offs for wireless network-on-chip architectures. *ACM Journal on Emerging Technologies in Computing Systems (JETC)*, 2012. 8(3): 23.
- 48. Deb, S., Ganguly, A., Chang, K., Pande, P., Beizer, B. and Heo, D. Enhancing performance of network-on-chip architectures with millimeter-wave wireless interconnects. *Proceedings of the 21st IEEE International Conference on Application-specific Systems Architectures and Processors (ASAP 2010)*. Rennes, France. 2010. 73–80.
- 49. Kim, K., Yoon, H. *et al.* On-chip wireless interconnection with integrated antennas. *Proceedings of IEEE International Electron Devices Meeting, Technical Digest (IEDM 2000)*. California, USA. 2000. 485–488.
- 50. Abadal, S., Alarcón, E., Cabellos-Aparicio, A., Lemme, M. and Nemirovsky, M. Graphene-enabled wireless communication for massive multicore architectures. *IEEE Communications Magazine*, 2013. 51(11): 137–143.
- 51. Murali, S. and De Micheli, G. SUNMAP: a tool for automatic topology selection and generation for NoCs. *Proceedings of the 41st Annual Design Automation Conference (DAC 2004)*. California, USA. 2004. 914–919.
- 52. Zhao, D., Wang, Y., Li, J. and Kikkawa, T. Design of multi-channel wireless

- NoC to improve on-chip communication capacity. *Proceedings of the fifth ACM/IEEE International Symposium on Networks-on-Chip (NoCS 2011)*. Pennsylvania, USA. 2011. 177–184.
- 53. Bononi, L., Concer, N., Grammatikakis, M., Coppola, M. and Locatelli, R. NoC topologies exploration based on mapping and simulation models. Proceedings of the 10th Euromicro Conference on Digital System Design Architectures, Methods and Tools (DSD 2007). Lubeck, Germany. 2007. 543–546.
- 54. Bononi, L. and Concer, N. Simulation and analysis of network on chip architectures: ring, spidergon and 2D mesh. *Proceedings of IEEE Design, Automation and Eest in Europe (DATE 2006)*. Munich, Germany. 2006. 154–159.
- 55. Kreutz, M., Marcon, C., Carro, L., Calazans, N., Susin, A. *et al.* Energy and latency evaluation of noc topologies. *Proceedings of IEEE International Symposium on Circuits and Systems (ISCAS 2005)*. Kobe, Japan. 2005. 5866–5869.
- 56. Koohi, S., Mirza-Aghatabar, M. and Hessabi, S. Evaluation of traffic pattern effect on power consumption in mesh and torus-based Network-on-Chips. *Proceedings of IEEE International Symposium on Integrated Circuits (ISIC 2007)*. Singapore. 2007. 512–515.
- 57. Mirza-Aghatabar, M., Koohi, S., Hessabi, S. and Pedram, M. An empirical investigation of mesh and torus NoC topologies under different routing algorithms and traffic models. *Proceedings of the 10th IEEE Euromicro Conference on Digital System Design Architectures, Methods and Tools (DSD 2007)*. Lubeck, Germany. 2007. 19–26.
- 58. Pande, P. P., Grecu, C., Jones, M., Ivanov, A. and Saleh, R. Effect of traffic localization on energy dissipation in NoC-based interconnect. *Proceedings of IEEE International Symposium on Circuits and Systems (ISCAS 2005)*. Kobe, Japan. 2005. 1774–1777.
- 59. Pande, P. P., Grecu, C., Jones, M., Ivanov, A. and Saleh, R. Performance evaluation and design trade-offs for network-on-chip interconnect architectures. *IEEE Transactions on Computers*, 2005. 54(8): 1025–1040.
- 60. Rahmati, D., Kiasari, A. E., Hessabi, S. and Sarbazi-Azad, H. A performance and power analysis of WK-recursive and mesh networks for network-on-chips. *Proceedings of IEEE International Conference on Computer Design (ICCD 2006)*. Texas, USA. 2009. 429–440.

- 61. Suboh, S., Bakhouya, M. and El-Ghazawi, T. Simulation and evaluation of on-chip interconnect architectures: 2d mesh, spidergon, and wk-recursive network. *Proceedings of the Second ACM/IEEE International Symposium on Networks-on-Chip.* Texas, USA. 2009. 429–440.
- 62. Duato, J., Yalamanchili, S. and Ni, L. M. *Interconnection networks: An engineering approach*. Morgan Kaufmann. 2003.
- 63. Bolotin, E., Morgenshtein, A., Cidon, I., Ginosar, R. and Kolodny, A. Automatic hardware-efficient SoC integration by QoS network on chip. *Proceedings of the 2004 11th IEEE International Conference on Electronics, Circuits and Systems (ICECS 2004)*. Tel Aviv, Israel. 2004. 479–482.
- 64. Bolotin, E., Cidon, I., Ginosar, R. and Kolodny, A. QNoC: QoS architecture and design process for network on chip. *Elsevier Journal of Systems Architecture*, 2004. 50(2): 105–128.
- 65. Faruque, A., Abdullah, M., Weiss, G. and Henkel, J. Bounded arbitration algorithm for QoS-supported on-chip communication. *Proceedings of the 4th IEEE International Conference on Hardware/Software Codesign and System Synthesis*. Seoul, Korea. 2006. 76–81.
- 66. Wang, C., Hu, W.-H. and Bagherzadeh, N. A wireless network-onchip design for multicore platforms. *Proceedings of the 19th Euromicro International Conference on Parallel, Distributed and Network-Based Processing (PDP 2011)*. Ayia Napa, Cyprus. 2011. 409–416.
- 67. Sousa, E. S., Silvester, J. *et al.* Spreading code protocols for distributed spread-spectrum packet radio networks. *IEEE Transactions on Communications*, 1988. 36(3): 272–281.
- 68. Draper, J. T. and Petrini, F. Routing in bidirectional k-ary n-cubes with the Red Rover algorithm. *Proceedings of the International Conference on Parallel and Distributed Processing Techniques and Applications (PDPTA 1997)*. Nevada, USA. 1997. 1184–1193.
- 69. Chi, H.-C. and Tang, C.-T. A deadlock-free routing scheme for interconnection networks with irregular topologies. *Proceedings of IEEE International Conference on Parallel and Distributed Systems (PDP 1997)*. Seoul, Korea. 1997. 88–95.
- 70. Dally, W. J. Virtual-channel flow control. *IEEE Transactions on Parallel and Distributed Systems*, 1992. 3(2): 194–205.
- 71. Hu, W.-H., Wang, C. and Bagherzadeh, N. Design and analysis of a mesh-based wireless network-on-chip. *Proceedings of the 20th IEEE*

- Euromicro International Conference on Parallel, Distributed and Network-Based Processing (PDP 2012). Garching, Germany. 2012. 483–490.
- 72. Lee, B. G., Chen, X., Biberman, A., Liu, X., Hsieh, I.-W., Chou, C.-Y., Dadap, J., Xia, F., Green, W. M., Sekaric, L. *et al.* Ultrahigh-bandwidth silicon photonic nanowire waveguides for on-chip networks. *IEEE Photonics Technology Letters*, 2008. 20(6): 398–400.
- 73. Chang, M. F., Cong, J., Kaplan, A., Naik, M., Reinman, G., Socher, E. and Tam, S.-W. CMP network-on-chip overlaid with multi-band RF-interconnect. Proceedings of 14th IEEE International Symposium on High Performance Computer Architecture (HPCA 2008). Utah, USA. 2008. 191–202.
- 74. DiTomaso, D., Kodi, A., Matolak, D., Kaya, S., Laha, S. and Rayess, W. A-WiNoC: Adaptive Wireless Network-on-Chip Architecture for Chip Multiprocessors. *IEEE Transactions on Parallel and Distributed Systems*, 2014. 26(12): 3289–3302.
- 75. Floyd, B., Shi, L., Taur, Y., Lagnado, I. *et al.* A 23.8-Ghz SOI CMOS Tuned Amplifier. *IEEE Transactions on Microwave Theory and Techniques*, 2002. 50(9): 2193–2196.
- 76. Hung, C.-M., Shi, L., Laguado, I. et al. A 25.9-GHz voltage-controlled oscillator fabricated in a CMOS process. *Proceedings of IEEE Symposium on VLSI Circuits, Digest of Technical Papers*. Hawaii, USA. 2000. 100–101.
- 77. Franca-Neto, L. M., Bishop, R. and Bloechel, B. A. 64 GHz and 100 GHz VCOs in 90 nm CMOS using optimum pumping method. *Proceedings of IEEE International Solid-State Circuits Conference, Digest of Technical Papers (ISSCC 2004)*. California, USA. 2004. 444–538.
- 78. Doan, C. H., Emami, S., Niknejad, A. M. and Brodersen, R. W. Millimeter-wave CMOS design. *IEEE Journal of Solid-State Circuits*, 2005. 40(1): 144–155.
- Huang, D., LaRocca, T. R., Chang, M.-C. F., Samoska, L., Fung, A., Campbell, R. L. and Andrews, M. Terahertz CMOS frequency generator using linear superposition technique. *IEEE Journal of Solid-State Circuits*, 2008. 43(12): 2730–2738.
- 80. Seok, E., Cao, C., Shim, D., Arenas, D. J., Tanner, D. B., Hung, C.-M. et al. A 410GHz CMOS push-push oscillator with an on-chip patch antenna. Proceedings of IEEE International Solid-State Circuits Conference, Digest of Technical Papers (ISSCC 2008). California, USA. 2008. 472–629.

- 81. Sasaki, N., Kimoto, K., Moriyama, W. and Kikkawa, T. A single-chip ultrawideband receiver with silicon integrated antennas for inter-chip wireless interconnection. *IEEE Journal of Solid-State Circuits*, 2009. 44(2): 382–393.
- 82. Kim, K., Floyd, B., Mehta, J., Yoon, H., Hung, C.-M., Bravo, D., Dickson, T., Guo, X., Li, R., Trichy, N. *et al.* Wireless communications using integrated antennas. *Proceedings of IEEE International Interconnect Technology Conference*. California, USA. 2003. 111–113.
- 83. Deb, S., Chang, K., Cosic, M., Ganguly, A., Pande, P. P., Heo, D. and Belzer, B. CMOS compatible many-core noc architectures with multi-channel millimeter-wave wireless links. *Proceedings of the Great Lakes Symposium on VLSI (GLSVLSI 2012)*. Massachusetts, USA. 2012. 165–170.
- 84. Seok, E. and Kenneth, K. Design rules for improving predictability of on-chip antenna characteristics in the presence of other metal structures. *Proceedings of the IEEE 2005 International Interconnect Technology Conference*. California, USA. 2005. 120–122.
- 85. Floyd, B., Hung, C.-M. *et al.* Intra-chip wireless interconnect for clock distribution implemented with integrated antennas, receivers, and transmitters. *IEEE Journal of Solid-State Circuits*, 2002. 37(5): 543–552.
- 86. Taylor, M. B., Kim, J., Miller, J., Wentzlaff, D., Ghodrat, F., Greenwald, B., Hoffman, H., Johnson, P., Lee, J.-W., Lee, W. *et al.* The Raw microprocessor: A computational fabric for software circuits and general-purpose programs. *IEEE Micro*, 2002. 22(2): 25–35.
- 87. Lab, M. D., Sobhani, A., Afzali-Kusha, A., Fatemi, O. and Navabi, Z. NoC hot spot minimization using antnet dynamic routing algorithm. *Proceedings of the International Conference on Application-specific Systems, Architectures and Processors (ASAP'06)*. Colorado, USA. 2006. 33–38.
- 88. Addo-Quaye, C. Thermal-aware mapping and placement for 3-D NoC designs. *Proceedings of IEEE International SOC Conference*. Virginia, USA. 2005. 25–28.
- 89. Marculescu, R., Ogras, U. Y., Peh, L.-S., Jerger, N. E. and Hoskote, Y. Outstanding research problems in NoC design: system, microarchitecture, and circuit perspectives. *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, 2009. 28(1): 3–21.
- 90. Beigne, E., Clermidy, F., Miermont, S. and Vivet, P. Dynamic voltage and frequency scaling architecture for units integration within a GALS NoC. *Proceedings of the Second ACM/IEEE International Symposium on*

- Networks-on-Chip (NoCS 2008). Newcastle upon Tyne, UK. 2008. 129–138.
- 91. Ogras, U. Y., Marculescu, R., Marculescu, D. and Jung, E. G. Design and management of voltage-frequency island partitioned networks-on-chip. *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, 2009. 17(3): 330–341.
- 92. Yang, S.-g., Li, L., Zhang, Y.-a., Zhang, Y.-a. and Xu, Y. A power-aware adaptive routing scheme for network on a chip. *Proceedings of the 7th IEEE International Conference on ASIC (ASICON 2007)*. Guilin, China. 2007. 1301–1304.
- 93. ZhuanSun, Z., Li, K. and Shen, Y. An Efficient Adaptive Routing Algorithm for Application-Specific Network-on-Chip. *Proceedings of the Third IEEE International Symposium on Parallel Architectures, Algorithms and Programming (PAAP 2010)*. Dalian, China. 2010. 333–338.
- 94. Bao, M., Andrei, A., Eles, P. and Peng, Z. Temperature-aware task mapping for energy optimization with dynamic voltage scaling. *Proceedings of the 11th IEEE Workshop on Design and Diagnostics of Electronic Circuits and Systems (DDECS 2008)*. Bratislava, Slovakia. 2008. 1–6.
- 95. Shang, L., Peh, L.-S. and Jha, N. K. Power-efficient interconnection networks: Dynamic voltage scaling with links. *IEEE Computer Architecture Letters*, 2002. 1(1): 6–6.
- 96. Sylvester, D., Blaauw, D. and Karl, E. Elastic: An adaptive self-healing architecture for unpredictable silicon. *IEEE Design & Test of Computers*, 2006. 23(6): 484–490.
- 97. Faruque, A., Abdullah, M., Krist, R. and Henkel, J. ADAM: run-time agent-based distributed application mapping for on-chip communication. *Proceedings of the 45th ACM/IEEE Design Automation Conference (DAC 2008)*. California, USA. 2008. 760–765.
- 98. Al Faruque, M., Jahn, J. and Henkel, J. Runtime thermal management using software agents for multi-and many-core architectures. *IEEE Design & Test of Computers*, 2010. 27(6): 58–68.
- 99. Ebi, T., Faruque, M. and Henkel, J. Tape: Thermal-aware agent-based power econom multi/many-core architectures. *Proceedings of the IEEE/ACM International Conference on Computer-Aided Design-Digest of Technical Papers (ICCAD 2009)*. California, USA. 2009. 302–309.
- 100. Kim, K., Floyd, B., Mehta, J. L., Yoon, H., Hung, C.-M., Bravo, D., Dickson, T. O., Guo, X., Li, R., Trichy, N. *et al.* On-chip antennas in silicon ICs

- and their application. *IEEE Transactions on Electron Devices*, 2005. 52(7): 1312–1323.
- 101. Mondal, H. and Deb, S. Energy efficient on-chip wireless interconnects with sleepy transceivers. *Proceedings of the 8th IEEE International Design and Test Symposium (IDT 2013)*. Marrakesh, Morocco. 2013. 1–6.
- 102. Lin, E.-Y., Rabaey, J. M., Wolisz, A. *et al.* Power-efficient rendezvous schemes for dense wireless sensor networks. *Proceedings of IEEE International Conference on Communications (ICC 2004)*. Paris, France. 2004. 3769–3776.
- 103. Lu, G., De, D., Xu, M., Song, W.-Z. and Cao, J. TelosW: Enabling ultra-low power wake-on sensor network. *Proceedings of the Seventh IEEE International Conference on Networked Sensing Systems (INSS 2010)*. Kassel, Germany. 2010. 211–218.
- 104. Altera. Using Modelsim to Simulate Logic Circuits for Altera FPGA Devices, Published online, 2011.
- 105. Balanis, C. A. Modern antenna handbook. John Wiley & Sons. 2011.
- 106. Kim, K. and O, K. Characteristics of integrated dipole antennas on bulk, SOI, and SOS substrates for wireless communication. *Proceedings of IEEE International Interconnect Technology Conference*. California, USA. 1998. 21–23.
- 107. Llatser, I., Cabellos-Aparicio, A., Alarcon, E., Jornet, J. M., Mestres, A., Lee, H. and Sole-Pareta, J. Scalability of the Channel Capacity in Graphene-Enabled Wireless Communications to the Nanoscale. *IEEE Transactions on Communications*, 2015. 63(1): 324–333.
- 108. Bienia, C., Kumar, S., Singh, J. P. and Li, K. The PARSEC benchmark suite: Characterization and architectural implications. *Proceedings of the 17th ACM International Conference on Parallel Architectures and Compilation Techniques (PACT 2008)*. Toronto, Canada. 2008. 72–81.
- 109. Rusli, M. S., Mineo, A., Palesi, M., Ascia, G., Catania, V. and Marsono, M. A closed loop control based power manager for WiNoC architectures. Proceedings of ACM International Workshop on Manycore Embedded Systems (MES 2014). Minneapolis, USA. 2014. 60–63.
- Mineo, A., Rusli, M. S., Palesi, M., Ascia, G., Catania, V. and Marsono, M. A closed loop transmitting power self-calibration scheme for energy efficient WiNoC architectures. *Proceedings of IEEE/ACM Design, Automation & Test in Europe Conference & Exhibition (DATE 2015)*. Grenoble, France. 2015.

- 513–518.
- 111. Buckler, M., Burleson, W. and Sadowski, G. Low-power networks-on-chip: Progress and remaining challenges. *Proceedings of the IEEE International Symposium on Low Power Electronics and Design (ISLPED 2013)*. Beijing, China. 2013. 132–134.
- 112. Chen, M., He, Y. and Lagendijk, R. L. A fragile watermark error detection scheme for wireless video communications. *IEEE Transactions on Multimedia*, 2005. 7(2): 201–211.
- 113. Sun, X. and Coyle, E. J. Low-complexity algorithms for event detection in wireless sensor networks. *IEEE Journal on Selected Areas in Communications*, 2010. 28(7): 1138–1148.
- 114. Hadar, O., Huber, M. and Huber, R. Hybrid error concealment with automatic error detection for transmitted MPEG-2 video streams over wireless communication network. *Proceedings of the International Conference on Information Technology: Research and Education (ITRE 2006)*. Tel-Aviv, Israel. 2006. 104–109.
- 115. Wanas, M. A., Abd El Ghany, M. A. and Hofmann, K. Hybrid Mesh-Ring wireless NoC for multi-core system. *Proceedings of the 16th IEEE International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS 2013)*. Karlovy Vary, Czech Republic. 2013. 295–296.