Universiti Teknologi Malaysia Institutional Repository

Design and performance analysis of 1-Bit FinFET full adder cells for subthreshold region at 16 nm process technology

Abdul Tahrim, Aqilah and Huei, Chaeng Chin and Cheng, Siong Lim and Loong, Michael Peng Tan (2015) Design and performance analysis of 1-Bit FinFET full adder cells for subthreshold region at 16 nm process technology. Journal of Nanomaterials, 2015 . pp. 1-14. ISSN 1687-4110

[img]
Preview
PDF
2MB

Official URL: http://dx.doi.org/10.1155/2015/726175

Abstract

The scaling process of the conventional 2D-planar metal-oxide semiconductor field-effect transistor (MOSFET) is now approaching its limit as technology has reached below 20 nm process technology. A new nonplanar device architecture called FinFET was invented to overcome the problem by allowing transistors to be scaled down into sub-20 nm region. In this work, the FinFET structure is implemented in 1-bit full adder transistors to investigate its performance and energy efficiency in the subthreshold region for cell designs of Complementary MOS (CMOS), Complementary Pass-Transistor Logic (CPL), Transmission Gate (TG), and Hybrid CMOS (HCMOS). The performance of 1-bit FinFET-based full adder in 16-nm technology is benchmarked against conventional MOSFET-based full adder. The Predictive Technology Model (PTM) and Berkeley Shortchannel IGFET Model-Common Multi-Gate (BSIM-CMG) 16 nm low power libraries are used. Propagation delay, average power dissipation, power-delay-product (PDP), and energy-delay-product (EDP) are analysed based on all four types of full adder cell designs of both FETs. The 1-bit FinFET-based full adder shows a great reduction in all four metric performances. A reduction in propagation delay, PDP, and EDP is evident in the 1-bit FinFET-based full adder of CPL, giving the best overall performance due to its high-speed performance and good current driving capabilities.

Item Type:Article
Uncontrolled Keywords:high-speed performance, performance analysis, process technologies, sub-threshold regions
Subjects:T Technology > TK Electrical engineering. Electronics Nuclear engineering
Divisions:Electrical Engineering
ID Code:58228
Deposited By: Haliza Zainal
Deposited On:04 Dec 2016 04:07
Last Modified:05 Sep 2021 01:21

Repository Staff Only: item control page