Universiti Teknologi Malaysia Institutional Repository

s.RABILA2: an optimal VLSI routing algorithm with buffer insertion using iterative RLC model

Md. Yusof, Zulkifli and Khalil Hani, M. and Marsono, M. N. (2012) s.RABILA2: an optimal VLSI routing algorithm with buffer insertion using iterative RLC model. In: 2012 IEEE International Conference on Circuits and Systems (ICCAS 2012).

Full text not available from this repository.

Abstract

Buffer insertion and wire sizing have been proven effective in solving the timing optimization problem in VLSI interconnect design. In this paper, we describe a graph-based maze interconnect routing algorithm for VLSI designs. An interconnect routing and buffer insertion with look-ahead algorithm is used to construct a maze routing path. Simultaneous routing with buffer insertion and wire sizing is applied, taking into account wire and buffer obstacles. An iterative RLC interconnect model is proposed to estimate interconnect delay. Experimental results proves the effectiveness of the look-ahead scheme and shows RLC delay model improvement in delay estimation.

Item Type:Conference or Workshop Item (Paper)
Divisions:Electrical Engineering
ID Code:34199
Deposited By: Liza Porijo
Deposited On:13 Aug 2017 01:30
Last Modified:10 Sep 2017 06:07

Repository Staff Only: item control page