Universiti Teknologi Malaysia Institutional Repository

Second-stage tuning procedure for analogue CMOS design reuse methodology

Adnan, A. F. B. and A'ain, Abu Khairi and Marsono, Muhammad Nadzir and Kamisan, I. B. and Grout, I. A. (2012) Second-stage tuning procedure for analogue CMOS design reuse methodology. Electronics Letters, 48 (16). pp. 990-991. ISSN 0013-5194

Full text not available from this repository.

Official URL: https://ieeexplore.ieee.org/document/6260051

Abstract

Proposed is a two-stage analogue circuit design reuse methodology by extending existing fabrication process rescaling procedures with a follow-on systematic tuning procedure stage based on DC output voltage scaling. It increases the potential for design reuse with short-channel MOSFET circuit designs when compared to the current single-stage rescaling work. Two Miller amplifier circuits were designed in 0.18 and 0.13µm CMOS processes in order to analyse circuit performance achieved with the proposed method compared to the existing methods. The additional tuning stage results in an improved amplifier gain up to 16dB and up to 2.5 times faster settling time compared to single-stage scaling with 33 power reduction and 28 smaller silicon area when compared to the original design.

Item Type:Article
Uncontrolled Keywords:Silicon area, Single stage
Subjects:T Technology > TK Electrical engineering. Electronics Nuclear engineering
Divisions:Electrical Engineering
ID Code:33500
Deposited By: Fazli Masari
Deposited On:13 Sep 2013 07:18
Last Modified:30 Nov 2018 06:37

Repository Staff Only: item control page