# Impact of Device Parameter Variation on the Electrical Characteristic of N-type Junctionless Nanowire Transistor with High-k Dielectrics

Mohammed Adamu Sule<sup>1</sup>, Mathangi Ramakrishnan<sup>2</sup>, Nurul Ezaila Alias<sup>3</sup>, Norlina Paraman<sup>4</sup>, Zaharah Johari<sup>5</sup>, Afiq Hamzah<sup>6</sup>, Michael Loong Peng Tan<sup>7</sup>, Usman Ulllah Sheikh<sup>8</sup> <sup>1</sup>Department of Computer Engineering Technology, ATAP Bauchi, Nigeria.

<sup>2,3,4,5,6,7,8</sup>School of Electrical Engineering, Faculty of Engineering, Universiti Teknologi Malaysia, Malaysia

## **Article Info**

Article historys:

## ABSTRACT

Received Jan 7, 2020 Revised June 28, 2020 Accepted June 30, 2020

## Keywords:

Junctionless Transsitor Nanoware High-k dielectrics Inversion-mode Silicon dioxide Metallurgical junction and thermal budget are serious constraints in scaling and performance of conventional metal-oxide-semiconductor field-effect transistor (MOSFET). To overcome this problem, junctionless nanowire fieldeffect transistor (JLNWFET) was introduced. In this paper, we investigate the impact of device parameter variation on the performance of n-type JLNWFET with high-k dielectrics. The electrical characteristic of JLNWFET and the inversion-mode transistor of different gate length (L<sub>G</sub>) and nanowire diameter (d<sub>NW</sub>) was compared and analyzed. Different high-k dielectrics were used to get an optimum device structure of JLNWFET. The device was simulated using SDE Tool of Sentaurus TCAD and the I-V characteristics were simulated using Sdevice Tools. Lombardi mobility model and Philips unified mobility model were applied to define its electric field and doping dependent mobility degradation. A thin-film heavily doped silicon nanowire with a gate electrode that controls the flow of current between the source and drain was used. The proposed JLNWFET exhibits high ON-state current (IoN) due to the high doping concentration (N<sub>D</sub>) of  $1 \times 10^{19}$  cm<sup>-3</sup> which leads to the improved ON-state to OFF-state current ratio (ION/IOFF) of about 10% than the inversionmode device for a  $L_G$  of 7 nm and the silicon  $d_{NW}$  of 6 nm. Electrical characteristics such are drain induced barrier lowering (DIBL) and subthreshold slope (SS) were extracted which leads to low leakage current as well as a high ION/IOFF ratio. The performance was improved by introducing silicon dioxide (SiO<sub>2</sub>) with high-k dielectric materials, hafnium oxide (HfO<sub>2</sub>) and silicon nitrate (Si<sub>3</sub>N<sub>4</sub>). It was found that JLNWFET with HfO<sub>2</sub> exhibits better electrical characteristics and performance.

> Copyright © 2019 Institute of Advanced Engineering and Science. All rights reserved.

## **Corresponding Author:**

Nurul Ezaila Alias, School of Electrical Engineering, Faculty of Engineering, Universiti Teknologi Malaysia, Malaysia. Email: <u>ezaila@utm.my</u>

# 1. INTRODUCTION

To speed up the performance of the microprocessor, the number of transistors must be double in every 18 months. To double the number of transistors means to reduce the size of transistor. As what being predicted by Moore's law, process technology tends to be scaled down continuously [1]. The scaling process allowed more transistors to be packed in a smaller chip area and hence enhance the functionality of silicon on chips (SoCs). MOSFET typically used in industries due to its small size, and can be fabricated in a single integrated circuit with millions of numbers. However, the scaling of conventional planar transistor has reached its limit which lead to increase in short channel effects (SCEs) and sensitivity to process variation [2]. SCEs are the main limitations in the scaling of MOSFET below 10nm [3]. SCEs comprises of Drain Induced Barrier

Lowering (DIBL), subthreshold slope (SS), limitation imposed on electron drift characteristics in the channel, increase in threshold voltage variation, reduction in  $I_{ON}/I_{OFF}$  ratio and increase of leakage current causing the scaling of conventional CMOS transistors in sub 10nm technologies almost impossible. This is due to the fact that reduction in  $I_{ON}/I_{OFF}$  ratio leads to device instability and hence limits subthreshold circuit design. Furthermore, increment in leakage current leads to the static power consumption increment[2].

In PN Junction transistor, the junction is formed when a piece of P-type silicon material and N-type piece of silicon are in contact. The majority carriers in N-type material are electrons, while holes are the majority carriers in P-type semiconductor. Some junction formed by two different semiconductors e.g. Schottky diode, heterojunction etc. Bipolar junction transistor contains two p-n junctions, JFET (junction fieldeffect transistor) has only one p-n junction and MOSFET contains a Schottky junction [4]. Junctionless transistor (JLFET) was introduced to replace the traditional junction transistor because of the challenges in scaling and complex thermal budget of the device [5]. Junctionless transistors can be described as variable resistors controlled by a gate electrode. JLNWFET is a very thin heavily doped semiconductor nanowire that has gate electrode that control the flow of current from source to drain [6]. The gate oxide thickness has gradually decreased so as to increase the gate capacitance as well as to drive the current to increase the device performance [7]. Nanowire transistor has a uniform heavily doping concentration from source to drain. The channel also has the same doping concentration that can be fully depleted to turn the device off. High doping concentration and ultra-shallow junction are the main obstacles in improving scaling in MOSFETs [8]. Short channel effects such as Drain Induced Barrier Lowering (DIBL), subthreshold Swing (SS) and so on reduces the performance of the device [9]. Junctionless transistors, also known as gated resistor, have no junctions hence, no doping concentration gradients, simpler fabrication process, diminished DIBL and SS, and better electrical properties. Short channel effects are significantly reduced in Junctionless transistor [10]. The properties of the material of the gate and channel wires in conjunction with the nanoscale geometries in metalgated junctionless FET (MJLFET) allows FET-like switching characteristics without the need for engineered source and drain junctions or lateral doping abruptness [11].

Previous work shows that Many researchers have contributed tremendously in identifying the challenges in scaling of conventional MOSFET. Junctionless FETs were proposed in order to overcome short channel and scaling challenges [12]. JLT exhibits excellent  $I_{ON}$ - $I_{OFF}$  ratio, improved the scaling to the sub region, decreasing the short channel effects (SCE) and better electrical properties. SCEs can be mitigated by reducing the electrostatic integrity factor which depends on the geometry of the device and it is a measure of the way the electric field lines from drain influence the channel region thus causing the SCEs [13]. Low-sidewalls can improve the SCEs of the device significantly by reducing the fringing-induced barrier lowering for thick-gate insulators [14].

Multigate junctionless transistor (MuGJLT) was compared with MOSFET for a gate length of 10 - 30 nm has been conducted by Chi-Woo Lee et al.[9]. The electrical characteristics such as the DIBL, SS and threshold voltage (V<sub>TH</sub>) of both MuGJLT and MOSFET were evaluated and analyzed. In this study, DIBL and SS of MuGJLT were significantly improving better than the conventional MOSFET for different L<sub>G</sub>. The SS of the device with L<sub>G</sub> 5nm is below 80mV/decade which is better than that of the MOSFET. This shows the potential of JLT for extremely short-channel applications. The I<sub>OFF</sub> is determined entirely by the electrostatic control of the gate not by the leakage current of a reverse-biased diode. The drain current was high due to the high doping concentration of 8 x  $10^{19}$  cm<sup>-3</sup> and the cross-sectional area of the silicon wire is too small compare to the IM which used lightly doped channel in order to avoid pre-matured inversion at the corners [9]. The electrical properties of junctionless nanowire transistor (JNT), inversion-mode transistor and accumulation-mode MOS devices for gate length 5nm were compared by J.P. Colinge et al.[15]. The variation of threshold voltage with physical parameters and intrinsic device performed was analyzed.

The drain current  $I_{DS}$  was significantly increased even for a gate length of 10 nm, but the leakage current is also high for  $V_{GS} = 0$  V. This shows the leakage current is high in nanowire junctionless transistor having thickness oxide,  $t_{ox}$  of 2 nm. DIBL and SS were high for short  $L_G$ , but significant improved when the effective length,  $L_{eff}$  was high i.e. when  $L_G$  is 15 nm achieves a degraded SS of 78 mV/dec and DIBL of 95 mV/V [15]. The electrical characteristics of Nanowire JLFET and core shell JLFET were compared in [16]. I<sub>OFF</sub> was improved by more than one order of magnitude when a high-k dielectric is used as a spacer in double gate junctionless transistor [17]. The leakage current has reduced due to parasitic bipolar junction transistor (BJT) action in the NWJLFET [18]. Core shell JLFET with the higher doping concentration has the lower leakage current is and therefore, exhibit higher  $I_{ON}/I_{OFF}$  ratio. Although a core doping of 1 x 10<sup>19</sup> cm<sup>-3</sup> depletes the shell region at core shell interface, but the depletion is not sufficient to volume depletion. Electron channel still exists in the channel region. Highly doped p+ core of 1 x 10<sup>20</sup> cm<sup>-3</sup> should be use in order to achieve total volume depletion [16]. The  $I_{OFF}$  may be increases when the channel length in the NWJLFET due to the improved gain of the parasitic bipolar junction transistor (BJT) when the base width reduced [19, 20]. The parasitic BJT action causes the  $I_{OFF}$  to increased, hence  $I_{ON}/I_{OFF}$  ratio decreases [21].

In this paper, JLNWFET device and the inversion mode FETs of the same device parameters was designed and their performances were compared and analyzed. JLNWFET device of different dielectric materials (low-k and high-k) was also designed and their electrical characteristics were compared and analyzed. The electrical properties such as threshold voltage ( $V_{th}$ ), on-off current ratio ( $I_{ON}/I_{OFF}$ ), subthreshold swing (SS), and drain induced barrier lowering (DIBL) were extracted from the I-V curves. Finally, their overall electrical characteristics were compared and validated with the literature review.

## 2. RESEARCH METHOD

The simulation was carried out using Sentaurus TCAD software. The device structure was simulated by using SDE Tool and I-V curve was extracted by using Sdevice Tool. Lombardi mobility model and Philips unified mobility model were embedded to consider field- and doping-dependent mobility degradation. Shockley-Read-Hall (SRH) is the dominant generation and recombination process in silicon and other indirect energy band gap materials. It can also dominate in direct band gap materials under conditions of very low carrier densities or very low level injection. Auger recombination model and Fermi-Dirac statistics were also used. The  $L_G$  of the devices was varied between 7 – 120nm and  $d_{NW}$  was varied from 6 – 10 nm were designed and simulated. SiO<sub>2</sub> and high-k dielectric materials such as HfO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> devices of different L<sub>G</sub> and d<sub>NW</sub> were also designed and simulated to obtained electrical characteristics. High-k dielectric was used in the JLNWFET device structure to optimize the electrical characteristics and reduce the SCEs. The electrical characteristics such as V<sub>TH</sub>, ON-state current, OFF-state current, DIBL, SS and the ON-state to OFF-state current ratio of the devices were analyzed. The parameters and dimension of the device are shown in Table 1 for both the JLNWFET and Inversion-Mode device. The table shows the dimensions of the parameters used in designing the two devices of different  $L_G$  and  $d_{NW}$ . The device parameters of JLNWFET is the same with that of [22] for further validation. Both devices JLNWFET and Inversion-Mode NWFET are fixed to have same device parameters.



Figure 1. 3D and horizontal cross-sectional view of JLNWFET (top) and Inversion-mode (bottom) devices

The 3D and horizontal cross-sectional diagram of JLNWFET and the inversion-mode device was shown in Figure 1. It shows that JLNWFET has uniform  $N_D$  from source to drain while the inversion-mode device, channel doping is different to the doping in the source and drain junctions.

#### 3. RESULTS AND DISCUSSION

## The result of the research was obtained and discussed in three forms: 3.1. Impact of variation of $L_G$ on electrical characteristics of JLNWFET and Inversion mode FET

JLNWFET and the inversion-mode devices were simulated at both linear and saturation regions which are  $V_{DS}$  of 0.05 V and 1 V respectively. The N<sup>+</sup> region is heavily doped with concentration of 1 x 10<sup>19</sup> cm<sup>-3</sup> in order to get high ON-state current to flow between the source and the drain. A small cross section of the channel was used to ensure full depletion of the heavily doped channel resulting in low leakage current as shown in Figure 2. However, when Lg decreases, the leakage current increases. This is due to the short channel effects. Figure 2 shows the I-V curve of JLNWFET of for different L<sub>G</sub>. It was found that the device with L<sub>G</sub> = 120 nm has minimum I<sub>OFF</sub> while the device with smaller gate length, L<sub>G</sub> = 7 nm has higher I<sub>OFF</sub>. This prove that as the I<sub>OFF</sub> decreases with an increase of L<sub>G</sub>. Figure 2 shows that JLNWFET with L<sub>G</sub> = 7 nm has lower V<sub>TH</sub> while device with L<sub>G</sub> = 120 nm has higher V<sub>TH</sub>. This shows that as the L<sub>G</sub> increases, the V<sub>TH</sub> also increases and vice versa.

Figure 3 shows theSubthreshold slope and DIBL with  $L_G$  variation for both devices. Subthreshold slope and DIBL in JLNWFET shows great improvement than the inversion-mode device as shown in Figure 3. Both the SS and DIBL were limited to 69.98 mV/dec and 54.73 mV/V respectively for  $L_G$  of 7 nm, compared to the inversion-mode device which has 90.13 mV/dec and 112.15 mV/V respectively for the same  $L_G$ . However, as the gate length LG increases with constant dNW, the SS and DIBL reduced to the minimum level. For  $L_G$  of 120 nm, the SS and DIBL of JLNWFET device are 47.77 mV/dec and 69.98 mV/V respectively. Our aim is not only to minimize SCEs but also to improve the scaling in order to obtain the most optimum device structures with optimized electrical characteristics.



 $d_{NW} = 6nm, V_D = 1V, t_{ox} = 1nm$ 100 SS JLNWFET 120 90 SS Invertion-Mo DIBL JLNWFET Subthreshold Slope (mV/dec) 80 100 DIBL Inversion-Mode 70 80 60 60 50 40 10 30 20 20 20 40 60 80 L<sub>C</sub> (nm)

Figure 2. I-V characteristics of JLNWFET for different  $L_G$  for  $V_{D}=1$  V (in log scale)

Figure 3. SS and DIBL of JLNWFET and inversionmode devices for different  $L_G$  for  $V_D=1$  V

High doping concentration,  $N_D$  and small nanowire cross sectional area increases the ON-state current in nanowire junctionless transistor [23]. Metal gate work function and small cross-section area of the nanowire are to ensure full depletion of the heavily doped channel resulting in low leakage current [24]. Figure 4 shows JLNWFET and the Inversion-mode FET demonstrates almost equal ON-state current. For device with L<sub>G</sub> of 7 nm, JLNWFET and the inversion-mode FET have I<sub>ON</sub> of 3.77 x 10<sup>-6</sup> A and 1.23 x 10<sup>-5</sup> A respectively. However, as the L<sub>G</sub> increases the I<sub>ON</sub> decreases. The OFF-state shows significant improvement in JLNWFET over the inversion-mode for gate length less or equal to 10nm. For L<sub>G</sub> of 7 nm, I<sub>OFF</sub> is 8.68 x 10<sup>-14</sup> A and 2.50 x 10<sup>-12</sup> A for NW JLFET and inversion-mode device respectively. As the L<sub>G</sub> increases, the I<sub>OFF</sub> of both devices improves further. JLNWFET has better I<sub>ON</sub>/I<sub>OFF</sub> ratio for L<sub>G</sub> below 10 nm. For L<sub>G</sub> of 7 nm, JLNWFET and inversionmode have I<sub>ON</sub>/I<sub>OFF</sub> ratio of 4.34 x 10<sup>7</sup> and 4.92 x 10<sup>6</sup>.

The results obtained were tabulated and compared as in the Table 2 for both JLNWFET and the inversion-mode devices.

Impact of Device Parameter Variation on the Electrical Characteristic ... (Mohammed Adamu Sule et al)

| DEVICE     | L <sub>G</sub> (NM) | $V_{TH}(V)$ | SS (MV/DEC) | DIBL (MV/V) | I <sub>ON</sub> (A)     | I <sub>OFF</sub> (A)     | $I_{ON} / I_{OFF}$      |
|------------|---------------------|-------------|-------------|-------------|-------------------------|--------------------------|-------------------------|
|            | 7                   | 0.454       | 69.98       | 54.73       | 3.77 x 10 <sup>-6</sup> | 8.68 x 10 <sup>-14</sup> | 4.34 x 10 <sup>7</sup>  |
|            | 10                  | 0.503       | 64.71       | 24.10       | 3.70x 10 <sup>-6</sup>  | 3.98 x 10 <sup>-15</sup> | 9.29 x 10 <sup>8</sup>  |
| JLNWFET    | 15                  | 0.530       | 61.39       | 20.21       | 3.62 x 10 <sup>-6</sup> | 3.75 x 10 <sup>-16</sup> | 9.65 x 10 <sup>9</sup>  |
|            | 50                  | 0.584       | 59.53       | 17.58       | 3.11 x 10 <sup>-6</sup> | 2.94 x 10 <sup>-17</sup> | 1.06 x 10 <sup>11</sup> |
|            | 80                  | 0.606       | 59.64       | 16.84       | 2.75 x 10 <sup>-6</sup> | 1.75 x 10 <sup>-17</sup> | 1.57 x 10 <sup>11</sup> |
|            | 120                 | 0.622       | 47.77       | 27.89       | 2.34 x 10 <sup>-6</sup> | 1.11 x 10 <sup>-17</sup> | 2.11 x 10 <sup>11</sup> |
|            | 7                   | 0.443       | 90.13       | 112.95      | 1.23 x 10 <sup>-5</sup> | 2.50 x 10 <sup>-12</sup> | 4.29 x 10 <sup>6</sup>  |
|            | 10                  | 0.554       | 69.29       | 47.26       | 1.07 x 10 <sup>-5</sup> | 2.39 x 10 <sup>-15</sup> | 4.48 x 10 <sup>6</sup>  |
| INVERSION- | 15                  | 0.604       | 58.15       | 12.42       | 1.02 x 10 <sup>-5</sup> | 3.94 x 10 <sup>-17</sup> | 2.59 x 10 <sup>11</sup> |
| MODE       | 50                  | 0.648       | 39.71       | 8.29        | 7.50 x 10 <sup>-6</sup> | 4.87 x 10 <sup>-18</sup> | 1.54 x 10 <sup>12</sup> |
|            | 80                  | 0.656       | 42.97       | 4.32        | 6.21 x 10 <sup>-6</sup> | 2.79 x 10 <sup>-18</sup> | 2.23 x 10 <sup>12</sup> |
|            | 120                 | 0.666       | 14.06       | 5 89        | 5 12 x 10 <sup>-6</sup> | 2 59 x 10 <sup>-18</sup> | 1 98 x 10 <sup>12</sup> |

Table 2. Electrical propoerties of JLNWFET and Inversion-Mode for different  $L_G$  with constant  $d_{NW}$  of 6nm for  $V_D = V_G = 1$  V



Figure 4. I<sub>ON</sub> and I<sub>OFF</sub> of JLNWFET and inversion-mode device for different  $L_G$  for  $V_D = 1$  V

## 3.2. Impact of variation of d<sub>NW</sub> on electrical characteristics of JLNWFET and Inversion mode FET

JLNWFET and the inversion-mode devices were simulated using different  $d_{NW}$  of 6, 8, and 10 nm using a constant  $L_G$  of  $V_D$  of 1 V. For  $d_{NW}$  of 6 nm, JLNWFET and inversion-mode has  $V_{TH}$  of 0.454 V and 0.443 V respectively. However, as the diameter increases, the threshold voltage decreases for both the two devices because, the  $V_{TH}$  depends on the doping concentration, gate oxide thickness, nanowire width and silicon thickness film [25]. The DIBL and the SS shows significant improvement in JLNWFET than in the inversion-mode device as shown in Figure 5. For  $d_{NW}$  of 6 nm, the SS and DIBL of JLNWFET and inversion mode are 69.98 mV/dec and 54.74 mV/V respectively as against the inversion-mode FET of 90.13 mV/dec and 112.15 mV/V respectively. Nevertheless, as the  $d_{NW}$  increases both the SS and DIBL increases further



 $L_{G} = 7nm, V_{D} = 1V, t_{0X} = 1nm$ 

Figure 5. DIBL and SS of JLNWFET and inversion-mode device for different  $d_{\rm NW}$  for  $V_{\rm D}$  of 1 V.

Figure 6.  $I_{ON}/$   $I_{OFF}$  of NW JLFET and inversion-mode device for different  $d_{NW}$  for  $V_D$  of 1 V

Small  $d_{NW}$  and high doping and concentration reduce the series resistance for the flow of current in nanowire, hence increasing the ON-state current of the junctioless transistor [16]. Metal gate material was used in order to reduce the gate resistance. Small cross section of the channel allows the gate to deplete the heavily doped channel entirely and obtain a very low leakage current ( $I_{OFF}$ ) [9]. Figure 6 shows the JLNWFET exhibits higher ON-state to OFF-state current ratio than the inversion-mode device. For  $d_{NW}$  of 6nm,  $I_{ON}/I_{OFF}$  of JLNWFET and inversion-mode were found to be  $4.34 \times 10^7$  and  $4.92 \times 10^6$  respectively. Nevertheless, as the  $d_{NW}$  increases the  $I_{ON}/I_{OFF}$  of both the two devices decreases. This proves that, high doping concentration and small cross-sectional area of nanowire improve the performance of the device. The results of the variation of nanowire diameter ( $d_{NW}$ ) for  $L_G$  of 7 nm of both JLNWFET and the inversion-mode devices were obtained and tabulated in Table 3.

Table 3. Electrical Characteristics of JLNWFET and Inversion-Mode for constant  $L_G$  of 7 nm with different  $d_{NW}$  for  $V_D = V_G = 1$  V

| DEVICE             | <b>D</b> <sub>NW</sub> (nm) | $V_{TH}(V)$ | SS (mV/dec) | DIBL (mV/V) | $I_{ON}(A)$             | $I_{OFF}(A)$             | $I_{ON} / I_{OFF}$     |
|--------------------|-----------------------------|-------------|-------------|-------------|-------------------------|--------------------------|------------------------|
| JLNWFET            | 6                           | 0.454       | 69.98       | 54.73       | 3.77 x 10 <sup>-6</sup> | 8.68 x 10 <sup>-14</sup> | 4.34 x 10 <sup>7</sup> |
|                    | 8                           | 0.320       | 77.59       | 96.11       | 6.64 x 10 <sup>-6</sup> | 1.56 x 10 <sup>-11</sup> | 4.26 x 10 <sup>5</sup> |
|                    | 10                          | 0.168       | 90.91       | 143.89      | 1.03 x 10 <sup>-5</sup> | 1.84 x 10 <sup>-9</sup>  | $5.60 \ge 10^3$        |
| INVERSION-<br>MODE | 6                           | 0.443       | 90.13       | 112.95      | 1.23 x 10 <sup>-5</sup> | 2.50 x 10 <sup>-12</sup> | 4.29 x 10 <sup>6</sup> |
|                    | 8                           | 0.269       | 113.75      | 209.16      | 1.90 x 10 <sup>-5</sup> | 7.84 x 10 <sup>-10</sup> | 2.44 x 10 <sup>4</sup> |
|                    | 10                          | 0.046       | 167.50      | 341.89      | 2.73 x 10 <sup>-5</sup> | 5.32 x 10 <sup>-8</sup>  | $5.12 \ge 10^2$        |

### 3.3. Effects of different dielectric materials of the electrical characteristic of JLNWFET

`To optimize the device, JLNWFETs was designed and simulated with different dielectric materials;  $HfO_2$ ,  $Si_3N_4$  and SiO2 of different  $L_G$  as in [26]. The remaining parameters and dimensions are the same as in Table 1. The electrical characteristics of the devices was obtained using Sdevice of Sentaurus TCAD, analyzed and compared.



Figure 7.  $V_{TH}$  of JLNWFETs for different dielectric materials for  $V_D$  of 1 V

Figure 7shows the  $V_{TH}$  of the JLNWFET of the three different oxide materials for different  $L_G$  was shown. It was found out that SiO<sub>2</sub> demonstrates lower  $V_{TH}$  of all  $L_G$ . For  $L_G$  of 7 nm, threshold voltage of the JLNWFET with SiO<sub>2</sub>, HfO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> are 0.169 V compared to 0.410 V and 0.310 V of respectively. As the  $L_G$  increases  $V_{TH}$  also increases in all the three devices as shown.



Figure 8. Effect of different dielectric materials on SS and DIBL of JLNWFET for different  $L_G$ 

Junctionless transistors are expected to have a very low DIBL and SS effects due to the absent of junction. When  $L_G$  is small, high-*k* dielectrics can help to minimize this DIBL effect very effectively. The theoretical limit of SS is 60 mV/decade [26]. In Figure 8, it was found out that HfO<sub>2</sub> exhibits better SS and DIBL among the three gate oxides. For  $L_G$  of 10nm, the SS and DIBL of HfO<sub>2</sub>, SiO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> are 64.70 mV/dec and 22.74 mV/V, 74.92 mV/dec and 79.68 mV/V and 68.49 mV/dec and 46.95 mV/V respectively. JLNWFET demonstrates lower I<sub>OFF</sub> when the  $L_G$  is large. For  $L_G$  of 50 nm, the I<sub>OFF</sub> of SiO<sub>2</sub>, HfO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> are 3.81 x 10<sup>-15</sup> A, 1.14 x 10<sup>-16</sup> A and 4.92 x 10<sup>-16</sup> A respectively. For device with  $L_G$  7 nm, the OFF-state currents are high i.e. 1.84 x 10<sup>-9</sup> A, 2.66 x 10<sup>-13</sup> A and 1.76 x 10<sup>-11</sup> A for SiO<sub>2</sub>, HfO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> respectively. HfO<sub>2</sub> reveals better OFF-state current than the other two dielectric materials.



Figure 9. Effect of different dielectric materials on I<sub>ON</sub>/I<sub>OFF</sub> of JLNWFET of different L<sub>G</sub> for V<sub>D</sub> of 1 V

Due to the higher  $I_{ON}$  and lower  $I_{OFF}$ ,  $HfO_2$  exhibits higher ON-state to OFF-state current ratio as shown in Figure 9. For devices with  $L_G$  10 nm,  $I_{ON}/I_{OFF}$  of SiO<sub>2</sub>,  $HfO_2$  and Si<sub>3</sub>N<sub>4</sub> was found to be 3.70 x 105, 6.96 x 108 and 4.43 x 107 respectively. The  $I_{ON}/I_{OFF}$  increases when the gate length increases. The  $I_{ON}/I_{OFF}$  of SiO<sub>2</sub>,  $HfO_2$  and Si<sub>3</sub>N<sub>4</sub> when  $L_G$  is 50 nm are 2.04 x 109, 7.88 x 1010 and 1.68 x 1010 respectively. The results obtained were tabulated and compared in the Table 4 for the devices with three different dielectric materials.

| DEVICE  | GATE<br>OXIDE                  | L <sub>G</sub> (nm) | $V_{TH}\left(V\right)$ | SS<br>(mV/dec) | DIBL<br>(mV/V) | $I_{ON}\left(A ight)$   | $I_{OFF}(A)$             | $I_{ON} \ / \ I_{OFF}$  |
|---------|--------------------------------|---------------------|------------------------|----------------|----------------|-------------------------|--------------------------|-------------------------|
| JLNWFET | SiO <sub>2</sub>               | 7                   | 0.169                  | 90.91          | 143.89         | 1.03 x 10 <sup>-5</sup> | 1.84 x 10 <sup>-9</sup>  | $5.60 \ge 10^3$         |
|         |                                | 10                  | 0.287                  | 74.92          | 79.68          | 1.00 x 10 <sup>-5</sup> | 2.70 x 10 <sup>-11</sup> | 3.70 x 10 <sup>5</sup>  |
|         |                                | 20                  | 0.320                  | 62.45          | 18.21          | 9.38 x 10 <sup>-6</sup> | 6.09 x 10 <sup>-14</sup> | 1.54 x 10 <sup>8</sup>  |
|         |                                | 50                  | 0.168                  | 58.95          | 13.16          | 7.74 x 10 <sup>-6</sup> | 3.81 x 10 <sup>-15</sup> | 2.04 x 10 <sup>9</sup>  |
|         | HfO <sub>2</sub>               | 7                   | 0.410                  | 69.67          | 51.16          | 1.04 x 10 <sup>-5</sup> | 2.66 x 10 <sup>-13</sup> | 3.91 x 10 <sup>7</sup>  |
|         |                                | 10                  | 0.459                  | 64.70          | 22.74          | 1.03 x 10 <sup>-5</sup> | 1.48 x 10 <sup>-14</sup> | 6.96 x 10 <sup>8</sup>  |
|         |                                | 20                  | 0.508                  | 58.76          | 8.21           | 9.89 x 10 <sup>-6</sup> | 5.49 x 10 <sup>-16</sup> | 1.80 x 10 <sup>10</sup> |
|         |                                | 50                  | 0.542                  | 53.72          | 13.79          | 8.98 x 10 <sup>-6</sup> | 1.14 x 10 <sup>-16</sup> | 7.88 x 10 <sup>10</sup> |
|         | Si <sub>3</sub> N <sub>4</sub> | 7                   | 0.310                  | 76.71          | 84.32          | 1.03 x 10 <sup>-5</sup> | 1.76 x 10 <sup>-11</sup> | 5.85 x 10 <sup>5</sup>  |
|         |                                | 10                  | 0.385                  | 68.49          | 46.95          | 1.01 x 10 <sup>-5</sup> | 2.28 x 10 <sup>-13</sup> | 4.43 x 10 <sup>7</sup>  |
|         |                                | 20                  | 0.463                  | 60.69          | 13.58          | 9.59 x 10 <sup>-6</sup> | 3.86 x 10 <sup>-15</sup> | 2.48 x 10 <sup>9</sup>  |
|         |                                | 50                  | 0.509                  | 56.89          | 9.58           | 8.29 x 10 <sup>-6</sup> | 4.92 x 10 <sup>-16</sup> | 1.68 x 10 <sup>10</sup> |

Table 4. Electrical Characteristics of JLNWFET for constant  $d_{NW}$  of 6nm with different  $L_G$  for  $V_D$  of 1 V

Table 5. Performance validation of proposed work and other works

| Electrical                     | L    | $_{\rm G} = 7 \ \rm nm$ |                      | $L_{G} = 20 t$  | nm                      |
|--------------------------------|------|-------------------------|----------------------|-----------------|-------------------------|
| Properties                     | [27] | This Work               | [27]                 | [27]            | This Work               |
| SS (mV/dec)                    | 68.5 | 54.73                   | 61.68                | 110             | 62.45                   |
| DIBL (mV/V)                    | 17.3 | 69.98                   | 30                   | 140             | 18.21                   |
| $I_{ON}(A)$                    | N/A  | N/A                     | 7 x 10 <sup>-6</sup> | N/A             | 9.38 x 10 <sup>-6</sup> |
| $I_{\text{ON}}/I_{\text{OFF}}$ | 106  | 107                     | 107                  | 10 <sup>5</sup> | $10^{8}$                |

The highlighted result (in red box) in Table 4 shows the electrical characteristics of HfO<sub>2</sub>. It was found out that HfO<sub>2</sub> exhibits significant characteristics than SiO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub>. It can be observed that for L<sub>G</sub> of 7 nm, HfO<sub>2</sub> has achieved I<sub>ON</sub>/I<sub>OFF</sub> of 10<sup>7</sup> compared to SiO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> of 10<sup>3</sup> and 10<sup>5</sup> respectively. SS and DIBL were highly improved to 64.70 mV/dec. and 22.74 mV/V respectively for L<sub>G</sub> of 7nm in HfO<sub>2</sub> than the other two materials. This shows that the proposed JLNWFET with HfO<sub>2</sub> is the optimum alternative to improve the scaling and the performance of the device as well as to suppress the SCEs.The electrical properties of this proposed work was compared with the other works in [4, 8, 11] for L<sub>G</sub> of 7 nm and 20 nm as in Table 5. For the case of 7nm gate length, it was observed that SS of this proposed work is improved by 20% with 54.7 mV/dec as compared to 68.5 mV/dec. I<sub>ON</sub>/I<sub>OFF</sub> is also improved by tenfold as compared to [4]. For the case of 20 nm gate length, it was observed that but the DIBL is greatly improved by about 39% with 18.21 mV/V as compared to [8] which is 30 mV/V. Moreover, for the case of 20 nm gate length, it was observed to [11].

## 4. CONCLUSION

JLNWFET and inversion-mode devices have been successfully designed for different gate lengths and nanowire diameters. The electrical characteristics of the two devices was compared and analyzed. The electrical characteristics and performance of JLNWFET of three different dielectric materials (low-k and highk) have been investigated, compared and analyzed. This work discovered that JLNWFET exhibits significant improvement in electrical characteristics than the inversion-mode device especially for gate length less or equal to 10 nm. SCEs such as DIBL and SS are considerably reduced in JLNWFET devices. Although, the JLNWFET with long L<sub>G</sub> demonstrated higher I<sub>ON</sub>/I<sub>OFF</sub> and the most optimum SCEs. Our aim is not only to improve performance and SCEs, but also to get the most optimum device's physical parameter. For the same  $L_G$  and d<sub>NW</sub>, JLNWFET proved to have better electrical characteristics than the inversion-mode device. JLNWFET with HfO2dielectric demonstrated better SCEs and excellent electrical characteristics than JLNWFET with  $Si_3N_4$  and  $SiO_2$  dielectrics for  $L_G$  shorter than 35 nm. JLNWFET with  $Si_3N_4$  exhibits better electrical characteristics and SCEs than HfO<sub>2</sub> and SiO<sub>2</sub> for gate length longer than 35 nm. To achieve better performance, JLNWFET of  $L_G$  10 nm or below is highly recommended. Heavily doped concentration and small nanowire diameter (d<sub>NW</sub>) of 10 nm or below produced higher ON-state current. Metal gate material was used to reduce gate resistance. To achieve volume depletion, the cross-sectional area of the channel must be small enough in order to deplete the highly doped channel entirely. In both the JLNWFET and the inversion-mode devices, as the ON-state current increases, the OFF-state current also increases which leads to small improvement in the ION/IOFF ratio.

## ACKNOWLEDGMENTS

Authors would like to acknowledge the financial support of the Ministry of Higher Education (MOHE), Malaysia under the Research University Grant (GUP) Project No. Q.J130000.2651.16J19. Also, thanks to the Research Management Center (RMC) of Universiti Teknologi Malaysia (UTM) for providing an excellent research environment in which to complete this work.

#### REFERENCES

- K. J. Kuhn, "Moore's Law Past 32nm: Future Challenges in Device Scaling," in *Computational Electronics*, 2009. *IWCE'09. 13th International Workshop on*, 2009, pp. 1-6: IEEE.
- [2] M. Lundstrom, "Moore's law forever?," Science, vol. 299, no. 5604, pp. 210-211, 2003.
- [3] L.-C. Chen *et al.*, "The physical analysis on electrical junction of junctionless FET," *AIP Advances*, vol. 7, no. 2, p. 025301, 2017.
- [4] J.-P. Colinge *et al.*, "Nanowire transistors without junctions," *Nature nanotechnology*, vol. 5, no. 3, p. 225, 2010.
   [5] C. Osburn, "Formation of silicided, ultra-shallow junctions using low thermal budget processing," *Journal of*
- *Electronic Materials*, vol. 19, no. 1, pp. 67-88, 1990.
- [6] E. Gnani, A. Gnudi, S. Reggiani, and G. Baccarani, "Theory of the junctionless nanowire FET," *IEEE Transactions on Electron Devices*, vol. 58, no. 9, pp. 2903-2910, 2011.
- [7] G. Mariniello, R. T. Doria, M. de Souza, M. A. Pavanello, and R. D. Trevisoli, "Analysis of gate capacitance of n-type junctionless transistors using three-dimensional device simulations," in 2012 8th International Caribbean Conference on Devices, Circuits and Systems (ICCDCS), 2012, pp. 1-4: IEEE.
- [8] S. Saurabh and M. J. Kumar, Fundamentals of tunnel field-effect transistors. CRC Press, 2016.
- [9] C.-W. Lee, A. Afzalian, N. D. Akhavan, R. Yan, I. Ferain, and J.-P. Colinge, "Junctionless multigate field-effect transistor," *Applied Physics Letters*, vol. 94, no. 5, p. 053511, 2009.
- [10] J. K. Mamidala, R. Vishnoi, and P. Pandey, *Tunnel field-effect transistors (TFET): modelling and simulation*. John Wiley & Sons, 2016.

- [11] M.A. Riyadi, I.D. Sukawati, T. Prakoso, Darjat, "Influence of gate material and process on junctionless FET subthreshold performance" *International Journal of Electrical and Computer Engineering*, vol. 6 no. 2, pp. 895-900, 2016.
- [12] S. Das and S. Kundu, "A Review on Junctionless Transistor-A Prospective sub-10nm Logic Device," *Advanced Research in Electrical and Electronic Engineering*, vol. 1, no. 3, pp. 98-102, 2014.
- [13] D. Amuru, K. Ragini, and P. C. Reddy, "Emerging NanoFETs and Electrostatics Influencing Nanoscale Transistors: A Review," *International Journal of Engineering and Applied Sciences*, vol. 3, no. 2.
- [14] N. R. Mohapatra, M. P. Desai, S. G. Narendra, and V. R. Rao, "The effect of high-k gate dielectrics on deep submicrometer CMOS device and circuit performance," *IEEE Transactions on Electron Devices*, vol. 49, no. 5, pp. 826-831, 2002.
- [15] J. Colinge *et al.*, "Junctionless nanowire transistor (JNT): Properties and design guidelines," *Solid-State Electronics*, vol. 65, pp. 33-37, 2011.
- [16] S. Sahay and M. J. Kumar, "Controlling L-BTBT and volume depletion in nanowire JLFETs using core–shell architecture," *IEEE Transactions on Electron Devices*, vol. 63, no. 9, pp. 3790-3794, 2016.
- [17] R. K. Baruah and R. P. Paily, "Impact of high-k spacer on device performance of a junctionless transistor," *Journal of Computational Electronics*, vol. 12, no. 1, pp. 14-19, 2013.
- [18] S. Gundapaneni, M. Bajaj, R. K. Pandey, K. V. Murali, S. Ganguly, and A. Kottantharayil, "Effect of band-toband tunneling on junctionless transistors," *IEEE Transactions on Electron Devices*, vol. 59, no. 4, pp. 1023-1029, 2012.
- [19] S. Gundapaneni, S. Ganguly, and A. Kottantharayil, "Enhanced Electrostatic Integrity of Short-Channel Junctionless Transistor With High-\$\kappa \$ Spacers," *IEEE Electron Device Letters*, vol. 32, no. 10, pp. 1325-1327, 2011.
- [20] A. Kranti *et al.*, "Junctionless nanowire transistor (JNT): Properties and design guidelines," in 2010 Proceedings of the European Solid State Device Research Conference, 2010, pp. 357-360: IEEE.
- [21] S. Sahay and M. J. Kumar, "Symmetric operation in an extended back gate JLFET for scaling to the 5-nm regime considering quantum confinement effects," *IEEE Transactions on Electron Devices*, vol. 64, no. 1, pp. 21-27, 2016.
- [22] S. Sahay and M. J. Kumar, "Nanotube junctionless FET: Proposal, design, and investigation," *IEEE Transactions on Electron Devices*, vol. 64, no. 4, pp. 1851-1856, 2017.
- [23] J.-P. Colinge *et al.*, "Junctionless nanowire transistor: complementary metal-oxide-semiconductor without junctions," *Science of Advanced Materials*, vol. 3, no. 3, pp. 477-482, 2011.
- [24] C.-H. Park *et al.*, "Electrical characteristics of 20-nm junctionless Si nanowire transistors," *Solid-State Electronics*, vol. 73, pp. 7-10, 2012.
- [25] A. Nazarov, J. Colinge, F. Balestra, J.-P. Raskin, F. Gamiz, and V. Lysenko, *Semiconductor-on-insulator materials for nanoelectronics applications*. Springer, 2011.
- [26] A. Al Sayem, Y. Arafat, and M. M. Rahman, "Effect of high k-dielectric as gate oxide on short channel effects of junction-less transistor," in 2013 2nd International Conference on Advances in Electrical Engineering (ICAEE), 2013, pp. 115-118: IEEE.
- [27] S. Sahay and M. J. Kumar, "Diameter dependence of leakage current in nanowire junctionless field effect transistors," *IEEE Transactions on Electron Devices*, vol. 64, no. 3, pp. 1330-1335, 2017.